## **Features**

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 20 MIPS Throughput at 20 MHz
  - On-chip 2-cycle Multiplier
- High Endurance Non-volatile Memory Segments
  - 4/8/16/32K Bytes of In-System Self-Programmable Flash program memory
  - 256/512/512/1K Bytes EEPROM
  - 512/1K/1K/2K Bytes Internal SRAM
  - Write/Erase Cycles: 10,000 Flash/100,000 EEPROM
  - Data retention: 20 years at 85°C/100 years at 25°C<sup>(1)</sup>
  - Optional Boot Code Section with Independent Lock Bits In-System Programming by On-chip Boot Program True Read-While-Write Operation
  - Programming Lock for Software Security
- · Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Six PWM Channels
  - 8-channel 10-bit ADC in TQFP and QFN/MLF package Temperature Measurement
  - 6-channel 10-bit ADC in PDIP Package
    - **Temperature Measurement**
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Byte-oriented 2-wire Serial Interface (Philips I<sup>2</sup>C compatible)
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
  - Interrupt and Wake-up on Pin Change
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated Oscillator
  - External and Internal Interrupt Sources
  - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby, and Extended Standby
- I/O and Packages
  - 23 Programmable I/O Lines
  - 28-pin PDIP, 32-lead TQFP, 28-pad QFN/MLF and 32-pad QFN/MLF
- Operating Voltage:
  - 1.8 5.5V
- Temperature Range:
  - -40°C to 85°C
- Speed Grade:
  - 0 4 MHz@1.8 5.5V, 0 10 MHz@2.7 5.5.V, 0 20 MHz @ 4.5 5.5V
- Power Consumption at 1 MHz, 1.8V, 25°C
  - Active Mode: 0.2 mA
  - Power-down Mode: 0.1 μA
  - Power-save Mode: 0.75 µA (Including 32 kHz RTC)



8-bit **AVR** Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash

ATmega48A
ATmega48PA
ATmega88PA
ATmega168A
ATmega168PA
ATmega328
ATmega328

**Summary** 



# 1. Pin Configurations

Figure 1-1. Pinout ATmega48A/48PA/88A/88PA/168A/168PA/328/328P



**Table 1-1.** 32UFBGA - Pinout ATmega48A/48PA/88A/88PA/168A/168PA

|   | 1   | 2   | 3   | 4   | 5    | 6    |
|---|-----|-----|-----|-----|------|------|
| Α | PD2 | PD1 | PC6 | PC4 | PC2  | PC1  |
| В | PD3 | PD4 | PD0 | PC5 | PC3  | PC0  |
| С | GND | GND |     |     | ADC7 | GND  |
| D | VDD | VDD |     |     | AREF | ADC6 |
| E | PB6 | PD6 | PB0 | PB2 | AVDD | PB5  |
| F | PB7 | PD5 | PD7 | PB1 | PB3  | PB4  |



## 1.1 Pin Descriptions

#### 1.1.1 VCC

Digital supply voltage.

#### 1.1.2 GND

Ground.

## 1.1.3 Port B (PB7:0) XTAL1/XTAL2/TOSC1/TOSC2

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Depending on the clock selection fuse settings, PB6 can be used as input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

Depending on the clock selection fuse settings, PB7 can be used as output from the inverting Oscillator amplifier.

If the Internal Calibrated RC Oscillator is used as chip clock source, PB7...6 is used as TOSC2...1 input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set.

The various special features of Port B are elaborated in and "System Clock and Clock Options" on page 26.

### 1.1.4 Port C (PC5:0)

Port C is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The PC5...0 output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

#### 1.1.5 PC6/RESET

If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C.

If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a Reset, even if the clock is not running. The minimum pulse length is given in Table 28-12 on page 323. Shorter pulses are not guaranteed to generate a Reset.

The various special features of Port C are elaborated in "Alternate Functions of Port C" on page 86.

#### 1.1.6 Port D (PD7:0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.



The various special features of Port D are elaborated in "Alternate Functions of Port D" on page 89.

## 1.1.7 AV<sub>CC</sub>

 $AV_{CC}$  is the supply voltage pin for the A/D Converter, PC3:0, and ADC7:6. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter. Note that PC6...4 use digital supply voltage,  $V_{CC}$ .

#### 1.1.8 AREF

AREF is the analog reference pin for the A/D Converter.

## 1.1.9 ADC7:6 (TQFP and QFN/MLF Package Only)

In the TQFP and QFN/MLF package, ADC7:6 serve as analog inputs to the A/D converter. These pins are powered from the analog supply and serve as 10-bit ADC channels.



## 2. Overview

The ATmega48A/48PA/88A/88PA/168A/168PA/328/328P is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega48A/48PA/88A/88PA/168A/168PA/328/328P achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block Diagram

Figure 2-1. Block Diagram



The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent



registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega48A/48PA/88A/88PA/168A/168PA/328/328P provides the following features: 4K/8K bytes of In-System Programmable Flash with Read-While-Write capabilities, 256/512/512/1K bytes EEPROM, 512/1K/1K/2K bytes SRAM, 23 general purpose I/O lines, 32 general purpose working registers, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, a byte-oriented 2-wire Serial Interface, an SPI serial port, a 6-channel 10-bit ADC (8 channels in TQFP and QFN/MLF packages), a programmable Watchdog Timer with internal Oscillator, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, USART, 2-wire Serial Interface, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega48A/48PA/88A/88PA/168A/168PA/328/328P is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega48A/48PA/88A/88PA/168A/168PA/328/328P AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

# 2.2 Comparison Between Processors

The ATmega48A/48PA/88A/88PA/168A/168PA/328/328P differ only in memory sizes, boot loader support, and interrupt vector sizes. Table 2-1 summarizes the different memory and interrupt vector sizes for the devices.

Table 2-1. Memory Size Summary

| Device     | Flash     | EEPROM    | RAM       | Interrupt Vector Size      |
|------------|-----------|-----------|-----------|----------------------------|
| ATmega48A  | 4K Bytes  | 256 Bytes | 512 Bytes | 1 instruction word/vector  |
| ATmega48PA | 4K Bytes  | 256 Bytes | 512 Bytes | 1 instruction word/vector  |
| ATmega88A  | 8K Bytes  | 512 Bytes | 1K Bytes  | 1 instruction word/vector  |
| ATmega88PA | 8K Bytes  | 512 Bytes | 1K Bytes  | 1 instruction word/vector  |
| ATmega168A | 16K Bytes | 512 Bytes | 1K Bytes  | 2 instruction words/vector |



Table 2-1.Memory Size Summary

| Device      | Flash     | EEPROM    | RAM      | Interrupt Vector Size      |
|-------------|-----------|-----------|----------|----------------------------|
| ATmega168PA | 16K Bytes | 512 Bytes | 1K Bytes | 2 instruction words/vector |
| ATmega328   | 32K Bytes | 1K Bytes  | 2K Bytes | 2 instruction words/vector |
| ATmega328P  | 32K Bytes | 1K Bytes  | 2K Bytes | 2 instruction words/vector |

ATmega48A/48PA/88A/88PA/168A/168PA/328/328P support a real Read-While-Write Self-Programming mechanism. There is a separate Boot Loader Section, and the SPM instruction can only execute from there. In ATmega 48A/48PA there is no Read-While-Write support and no separate Boot Loader Section. The SPM instruction can execute from the entire Flash.

## 3. Resources

A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr.



# 4. Register Summary

| Address          | Name                 | Bit 7    | Bit 6    | Bit 5   | Bit 4        | Bit 3            | Bit 2          | Bit 1                  | Bit 0    | Page    |
|------------------|----------------------|----------|----------|---------|--------------|------------------|----------------|------------------------|----------|---------|
| (0xFF)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xFE)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xFD)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xFC)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xFB)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xFA)           | Reserved             | -        | -        | _       | _            | _                | -              | _                      | _        |         |
| (0xF9)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xF8)           | Reserved             | -        | -        | _       | _            | _                | -              | _                      | _        |         |
| (0xF7)           | Reserved             | _        | -        | _       | -            | _                | _              | _                      | -        |         |
| (0xF6)           | Reserved             | -        | -        | _       | -            | -                | -              | -                      | -        |         |
| (0xF5)           | Reserved             | -        | -        | _       | -            | -                |                | -                      | -        |         |
| (0xF4)           | Reserved             | =        | =        | _       | =            | =                | =              | =                      | =        |         |
| (0xF3)           | Reserved             | =        | -        | _       | =            | =                | =              | _                      | _        |         |
| (0xF2)           | Reserved             | -        | -        | _       | -            | -                | -              | _                      | -        |         |
| (0xF1)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xF0)           | Reserved             | -        | -        | _       | -            | -                | -              | _                      | -        |         |
| (0xEF)           | Reserved             | -        | -        | _       | _            | -                | -              | _                      | -        |         |
| (0xEE)           | Reserved             | -        | -        | _       | -            | -                | -              | -                      | -        |         |
| (0xED)           | Reserved             | -        | -        | _       | _            | -                | -              | _                      | -        |         |
| (0xEC)           | Reserved             | -        | -        | _       | -            | -                | -              | -                      | -        |         |
| (0xEB)           | Reserved             | -        | -        | _       | -            | -                | -              | -                      | -        |         |
| (0xEA)           | Reserved             | -        | -        | _       | -            | -                | -              | -                      | -        |         |
| (0xE9)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xE8)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xE7)           | Reserved             | -        | -        | _       | -            | -                | -              | _                      | -        |         |
| (0xE6)           | Reserved             | -        | -        | _       | -            | -                | -              | _                      | -        |         |
| (0xE5)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xE4)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xE3)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xE2)           | Reserved             | -        | -        | _       | -            | -                | -              | _                      | -        |         |
| (0xE1)           | Reserved             | -        | -        | _       | _            | _                | -              | _                      | -        |         |
| (0xE0)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xDF)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xDE)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xDD)           | Reserved             | -        | -        | -       | -            | -                | -              | -                      | -        |         |
| (0xDC)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xDB)           | Reserved             | -        | -        | -       | -            | -                | _              | -                      | -        |         |
| (0xDA)           | Reserved             | -        | -        | -       | -            | -                | _              | -                      | -        |         |
| (0xD9)           | Reserved             | -        | -        | _       | -            | _                | _              | -                      | _        |         |
| (0xD8)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | _        |         |
| (0xD7)           | Reserved             | _        | -        | -       | _            | _                | _              | _                      | _        |         |
| (0xD6)           | Reserved             | -        | -        | _       | _            | _                | _              | _                      | -        |         |
| (0xD5)           | Reserved             | -        | -        | _       | -            | _                | _              | _                      | -        |         |
| (0xD4)           | Reserved             | _        | _        | -       | _            | _                | _              | _                      | -        |         |
| (0xD3)           | Reserved             | -        | -        | -       | -            | _                | -              | _                      | -        |         |
| (0xD2)           | Reserved             | _        | _        | _       | _            | _                | _              | _                      | _        |         |
| (0xD1)           | Reserved             | _        | _        | _       | -            | -                | -              | _                      | -        |         |
| (0xD0)           | Reserved             | _        |          |         |              |                  |                |                        |          |         |
| (0xCF)<br>(0xCE) | Reserved<br>Reserved | _        | _        | _       | _            | _                | -              | _                      | _        |         |
| (0xCE)           | Reserved             |          | _        | _       | -            |                  |                | _                      |          |         |
| (0xCD)           |                      | _        | _        | _       |              | -                | -              | _                      | _        |         |
| (0xCC)           | Reserved<br>Reserved | _        | _        | _       | -            | _                | -              | _                      | -        |         |
| (0xCB)           | Reserved             | _        | _        | _       |              | _                | _              | _                      |          |         |
| (0xCA)           | Reserved             | _        |          | _       |              | _                | _              |                        |          |         |
| (0xC9)           | Reserved             | _        | _        | _       |              | _                | _              | _                      |          |         |
| (0xC8)<br>(0xC7) | Reserved             | _        | _        | _       |              | _                | _              | _                      | -        |         |
| (0xC7)           | UDR0                 |          |          | _       |              | Data Register    | _              | <u>-</u>               | <u>-</u> | 196     |
| (0xC5)           | UBRR0H               |          |          |         | JOANT I/O    | Data Hogister    | USART Raud F   | Rate Register High     | 1        | 200     |
| (0xC4)           | UBRR0L               |          |          |         | USART Raud R | ate Register Low |                | iato i legistei i ligi | •        | 200     |
| (0xC3)           | Reserved             | _        | _        | _       | -            | –                | _              | _                      | _        | 200     |
| (0xC3)           | UCSR0C               | UMSEL01  | UMSEL00  | UPM01   | UPM00        | USBS0            | UCSZ01 /UDORD0 | UCSZ00 / UCPHA0        | UCPOL0   | 198/213 |
| (0,02)           | OCONOC               | OWIGELUI | OWIGELOO | OI WIOT | O1 10100     | 00000            | 300201/0D0ND0  | JOJZOU / UUFFIAU       | OOLOEO   | 100/210 |



| Address          | Name                 | Bit 7          | Bit 6  | Bit 5   | Bit 4                   | Bit 3                  | Bit 2          | Bit 1     | Bit 0   | Page |
|------------------|----------------------|----------------|--------|---------|-------------------------|------------------------|----------------|-----------|---------|------|
|                  |                      |                |        |         |                         |                        |                |           |         |      |
| (0xC1)           | UCSR0B<br>UCSR0A     | RXCIE0<br>RXC0 | TXCIE0 | UDRIE0  | RXEN0                   | TXEN0                  | UCSZ02<br>UPE0 | RXB80     | TXB80   | 197  |
| (0xC0)<br>(0xBF) | Reserved             | HACU<br>-      | TXC0   | UDRE0   | FE0                     | DOR0                   |                | U2X0<br>- | MPCM0   | 196  |
| (0xBE)           | Reserved             | _              | _      | _       | _                       | _                      | _              | _         | _       |      |
| (0xBD)           | TWAMR                | TWAM6          | TWAM5  | TWAM4   | TWAM3                   | TWAM2                  | TWAM1          | TWAM0     | _       | 245  |
| (0xBC)           | TWCR                 | TWINT          | TWEA   | TWSTA   | TWSTO                   | TWWC                   | TWEN           | -         | TWIE    | 242  |
| (0xBB)           | TWDR                 |                |        |         | 2-wire Serial Inter     | face Data Regist       | er             |           | •       | 244  |
| (0xBA)           | TWAR                 | TWA6           | TWA5   | TWA4    | TWA3                    | TWA2                   | TWA1           | TWA0      | TWGCE   | 245  |
| (0xB9)           | TWSR                 | TWS7           | TWS6   | TWS5    | TWS4                    | TWS3                   | -              | TWPS1     | TWPS0   | 244  |
| (0xB8)<br>(0xB7) | TWBR<br>Reserved     | _              |        | _       | 2-wire Serial Interfa   | ice Bit Hate Hegi:     | ster _         | _         | _       | 242  |
| (0xB7)           | ASSR                 | _              | EXCLK  | AS2     | TCN2UB                  | OCR2AUB                | OCR2BUB        | TCR2AUB   | TCR2BUB | 165  |
| (0xB5)           | Reserved             | _              |        | -       | -                       | -                      | -              | -         | -       | 100  |
| (0xB4)           | OCR2B                |                | •      | Tir     | ner/Counter2 Outpo      | ut Compare Regis       | ster B         |           |         | 163  |
| (0xB3)           | OCR2A                |                |        | Tir     | mer/Counter2 Outp       | ut Compare Regi        | ster A         |           |         | 163  |
| (0xB2)           | TCNT2                |                |        |         | Timer/Cou               | nter2 (8-bit)          |                |           |         | 163  |
| (0xB1)           | TCCR2B               | FOC2A          | FOC2B  | _       | -                       | WGM22                  | CS22           | CS21      | CS20    | 162  |
| (0xB0)           | TCCR2A               | COM2A1         | COM2A0 | COM2B1  | COM2B0                  | -                      | -              | WGM21     | WGM20   | 159  |
| (0xAF)           | Reserved             | _              |        | _       | _                       | -                      | _              | _         | _       |      |
| (0xAE)<br>(0xAD) | Reserved<br>Reserved | _              | _      | _       | _                       | _                      | _              | _         | _       |      |
| (0xAD)           | Reserved             | _              | _      | _       | _                       | _                      | _              |           | _       |      |
| (0xAB)           | Reserved             | -              | -      | -       | _                       | -                      | -              | -         | _       |      |
| (0xAA)           | Reserved             | -              | -      | -       | _                       | -                      | -              | -         | _       |      |
| (0xA9)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | -       |      |
| (8Ax0)           | Reserved             | -              | -      | -       | -                       | _                      | -              | -         | -       |      |
| (0xA7)           | Reserved             | -              | -      | _       | _                       | _                      | -              | _         | -       |      |
| (0xA6)           | Reserved             | _              | _      |         | _                       | _                      | -              | _         | _       |      |
| (0xA5)<br>(0xA4) | Reserved<br>Reserved | _              | _      |         |                         | -                      | _              |           | _       |      |
| (0xA3)           | Reserved             | _              | _      | _       | _                       | _                      | _              | _         | _       |      |
| (0xA2)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | _       |      |
| (0xA1)           | Reserved             | -              | =      | =       | =                       | -                      | -              | =         | _       |      |
| (0xA0)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | -       |      |
| (0x9F)           | Reserved             | -              | -      | _       | -                       | -                      | -              | _         | -       |      |
| (0x9E)           | Reserved             | =              | -      | -       | -                       | _                      | -              | =         | -       |      |
| (0x9D)<br>(0x9C) | Reserved<br>Reserved | _              | _      | _       | _                       | _                      | -              | -         | _       |      |
| (0x9B)           | Reserved             | _              | _      | _       | _                       | _                      | _              | _         | _       |      |
| (0x9A)           | Reserved             | -              | -      | =       | -                       | -                      | -              | =         | _       |      |
| (0x99)           | Reserved             | -              | -      | _       | -                       | _                      | -              | _         | _       |      |
| (0x98)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | -       |      |
| (0x97)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | -       |      |
| (0x96)           | Reserved<br>Reserved | -              | _      | _       | _                       | _                      | -              | _         | -       |      |
| (0x95)<br>(0x94) | Reserved             | _              | _      | _       | _                       | _                      | _              |           | _       |      |
| (0x93)           | Reserved             | _              | _      | _       | _                       | _                      | _              |           | _       |      |
| (0x92)           | Reserved             | =              | _      | _       | _                       | -                      | =              | =         | _       |      |
| (0x91)           | Reserved             | =              | =      | =       | _                       | =                      | =              | =         | -       |      |
| (0x90)           | Reserved             | -              | -      | -       | -                       | -                      | -              | -         | -       |      |
| (0x8F)           | Reserved             | _              | _      | -       | -                       | _                      | _              | -         | -       |      |
| (0x8E)           | Reserved             | -              | =      | -       | _                       | -                      | -              | -         | _       |      |
| (0x8D)<br>(0x8C) | Reserved<br>Reserved | _              | _      | _       | _                       | _                      | _              |           | _       |      |
| (0x8C)<br>(0x8B) | OCR1BH               | _              | _      |         | unter1 - Output Co      | mpare Register F       |                | <u>-</u>  | _       | 139  |
| (0x8A)           | OCR1BL               |                |        |         | ounter1 - Output Co     |                        |                |           |         | 139  |
| (0x89)           | OCR1AH               |                |        |         | ounter1 - Output Co     |                        |                |           |         | 139  |
| (0x88)           | OCR1AL               |                |        | Timer/C | ounter1 - Output Co     | mpare Register         | A Low Byte     |           |         | 139  |
| (0x87)           | ICR1H                |                |        |         | /Counter1 - Input C     |                        | • •            |           |         | 139  |
| (0x86)           | ICR1L                |                |        |         | /Counter1 - Input C     |                        |                |           |         | 139  |
| (0x85)           | TCNT1H               |                |        |         | ner/Counter1 - Cou      |                        |                |           |         | 139  |
| (0x84)           | TCNT1L<br>Reserved   | _              | _      | Tin     | ner/Counter1 - Cou<br>– | nter Register Low<br>_ | Byte –         | =         | _       | 139  |
| (0x83)<br>(0x82) | Reserved<br>TCCR1C   | FOC1A          | FOC1B  | _       |                         | _                      | _              |           | _       | 138  |
| (0x81)           | TCCR1B               | ICNC1          | ICES1  | _       | WGM13                   | WGM12                  | CS12           | CS11      | CS10    | 137  |
| (0x80)           | TCCR1A               | COM1A1         | COM1A0 | COM1B1  | COM1B0                  | =                      | =              | WGM11     | WGM10   | 135  |
|                  |                      | •              |        |         |                         |                        |                |           |         |      |



| Address                                                                                               | Name                                  | Bit 7   | Bit 6                 | Bit 5    | Bit 4                      | Bit 3                                          | Bit 2                      | Bit 1    | Bit 0     | Page       |
|-------------------------------------------------------------------------------------------------------|---------------------------------------|---------|-----------------------|----------|----------------------------|------------------------------------------------|----------------------------|----------|-----------|------------|
| (0x7F)                                                                                                | DIDR1                                 | _       | _                     | _        | _                          | _                                              | _                          | AIN1D    | AIN0D     | 250        |
| (0x7E)                                                                                                | DIDR0                                 | _       | _                     | ADC5D    | ADC4D                      | ADC3D                                          | ADC2D                      | ADC1D    | ADC0D     | 267        |
| (0x7D)                                                                                                | Reserved                              | _       | _                     | -        | -                          | -                                              | -                          | -        | -         | 207        |
| (0x7C)                                                                                                | ADMUX                                 | REFS1   | REFS0                 | ADLAR    | _                          | MUX3                                           | MUX2                       | MUX1     | MUX0      | 263        |
| (0x7B)                                                                                                | ADCSRB                                | 1       | ACME                  | _        | _                          | -                                              | ADTS2                      | ADTS1    | ADTS0     | 266        |
| (0x7A)                                                                                                | ADCSRA                                | ADEN    | ADSC                  | ADATE    | ADIF                       | ADIE                                           | ADPS2                      | ADPS1    | ADPS0     | 264        |
| (0x79)                                                                                                | ADCH                                  |         |                       |          | ADC Data Reg               | jister High byte                               |                            |          |           | 266        |
| (0x78)                                                                                                | ADCL                                  |         |                       |          | ADC Data Reg               | gister Low byte                                |                            | 1        |           | 266        |
| (0x77)                                                                                                | Reserved                              | _       | -                     | -        | -                          | -                                              | -                          | -        | -         |            |
| (0x76)                                                                                                | Reserved                              | _       | -                     | _        | -                          | -                                              | -                          | -        | -         |            |
| (0x75)<br>(0x74)                                                                                      | Reserved<br>Reserved                  | _       | _                     | _        | _                          | _                                              | _                          | _        | _         |            |
| (0x74)<br>(0x73)                                                                                      | Reserved                              |         |                       |          |                            |                                                |                            |          | _         |            |
| (0x72)                                                                                                | Reserved                              | _       | _                     | _        | _                          | _                                              | _                          | _        | _         |            |
| (0x71)                                                                                                | Reserved                              | _       | _                     | _        | _                          | _                                              | _                          | _        | _         |            |
| (0x70)                                                                                                | TIMSK2                                | -       | -                     | _        | _                          | _                                              | OCIE2B                     | OCIE2A   | TOIE2     | 164        |
| (0x6F)                                                                                                | TIMSK1                                | ı       | _                     | ICIE1    | _                          | -                                              | OCIE1B                     | OCIE1A   | TOIE1     | 140        |
| (0x6E)                                                                                                | TIMSK0                                | -       | -                     | -        | -                          | -                                              | OCIE0B                     | OCIE0A   | TOIE0     | 112        |
| (0x6D)                                                                                                | PCMSK2                                | PCINT23 | PCINT22               | PCINT21  | PCINT20                    | PCINT19                                        | PCINT18                    | PCINT17  | PCINT16   | 75         |
| (0x6C)                                                                                                | PCMSK1                                | -       | PCINT14               | PCINT13  | PCINT12                    | PCINT11                                        | PCINT10                    | PCINT9   | PCINT8    | 75         |
| (0x6B)                                                                                                | PCMSK0                                | PCINT7  | PCINT6                | PCINT5   | PCINT4                     | PCINT3                                         | PCINT2                     | PCINT1   | PCINT0    | 75         |
| (0x6A)                                                                                                | Reserved                              | _       | -                     | _        | -                          | -                                              | -                          | -        | -         |            |
| (0x69)                                                                                                | EICRA                                 | _       | -                     | -        | -                          | ISC11                                          | ISC10                      | ISC01    | ISC00     | 72         |
| (0x68)<br>(0x67)                                                                                      | PCICR<br>Reserved                     |         | _                     | _        | _                          |                                                | PCIE2                      | PCIE1    | PCIE0     |            |
| (0x67)                                                                                                | OSCCAL                                |         | _                     | _        |                            | ration Register                                | _                          | _        | _         | 37         |
| (0x65)                                                                                                | Reserved                              | _       | _                     | _        | –                          | –                                              | _                          | _        | _         | 37         |
| (0x64)                                                                                                | PRR                                   | PRTWI   | PRTIM2                | PRTIM0   | _                          | PRTIM1                                         | PRSPI                      | PRUSART0 | PRADC     | 42         |
| (0x63)                                                                                                | Reserved                              | _       | -                     | _        | _                          | -                                              | -                          | _        | _         |            |
| (0x62)                                                                                                | Reserved                              | ı       | _                     | -        | _                          | -                                              | _                          | _        | _         |            |
| (0x61)                                                                                                | CLKPR                                 | CLKPCE  | -                     | _        | -                          | CLKPS3                                         | CLKPS2                     | CLKPS1   | CLKPS0    | 37         |
| (0x60)                                                                                                | WDTCSR                                | WDIF    | WDIE                  | WDP3     | WDCE                       | WDE                                            | WDP2                       | WDP1     | WDP0      | 55         |
| 0x3F (0x5F)                                                                                           | SREG                                  | I       | Т                     | Н        | S                          | V                                              | N                          | Z        | С         | 9          |
| 0x3E (0x5E)                                                                                           | SPH                                   | -       | -                     | -        | -                          | -                                              | (SP10) <sup>5.</sup>       | SP9      | SP8       | 12         |
| 0x3D (0x5D)                                                                                           | SPL                                   | SP7     | SP6                   | SP5      | SP4                        | SP3                                            | SP2                        | SP1      | SP0       | 12         |
| 0x3C (0x5C)                                                                                           | Reserved<br>Reserved                  | _       | _                     | _        | _                          | _                                              | _                          | _        | _         |            |
| 0x3B (0x5B)<br>0x3A (0x5A)                                                                            | Reserved                              |         | _                     |          | _                          |                                                | _                          |          | _         |            |
| 0x39 (0x59)                                                                                           | Reserved                              |         | _                     | _        |                            |                                                | _                          | _        | _         |            |
| 0x38 (0x58)                                                                                           | Reserved                              | _       | _                     | _        | _                          | _                                              | _                          | _        | _         |            |
| 0x37 (0x57)                                                                                           | SPMCSR                                | SPMIE   | (RWWSB) <sup>5.</sup> | _        | (RWWSRE)5.                 | BLBSET                                         | PGWRT                      | PGERS    | SELFPRGEN | 294        |
| 0x36 (0x56)                                                                                           | Reserved                              | ı       | _                     | -        |                            | -                                              | _                          | _        | _         |            |
| 0x35 (0x55)                                                                                           | MCUCR                                 | -       | BODS <sup>(6)</sup>   | BODSE(6) | PUD                        | -                                              | -                          | IVSEL    | IVCE      | 45/69/93   |
| 0x34 (0x54)                                                                                           | MCUSR                                 | -       | -                     | -        | -                          | WDRF                                           | BORF                       | EXTRF    | PORF      | 55         |
| 0x33 (0x53)                                                                                           | SMCR                                  | _       | -                     | _        | -                          | SM2                                            | SM1                        | SM0      | SE        | 40         |
| 0x32 (0x52)                                                                                           | Reserved                              | _       | -                     | -        | -                          | -                                              | -                          | -        | -         |            |
| 0x31 (0x51)                                                                                           | Reserved                              | -       | -                     | -        | -                          | -                                              | -                          | -        | -         |            |
| 0x30 (0x50)                                                                                           | ACSR                                  | ACD     | ACBG                  | ACO      | ACI                        | ACIE                                           | ACIC                       | ACIS1    | ACIS0     | 248        |
| 0x2F (0x4F)<br>0x2E (0x4E)                                                                            | Reserved                              | -       | -                     | -        |                            | - Pagistar                                     | -                          | =        | -         | 170        |
| 0x2E (0x4E)<br>0x2D (0x4D)                                                                            | SPDR<br>SPSR                          | SPIF    | WCOL                  | _        | SPI Data                   | Register _                                     | _                          | _        | SPI2X     | 176<br>175 |
| 0x2D (0x4D)<br>0x2C (0x4C)                                                                            | SPCR                                  | SPIE    | SPE                   | DORD     | MSTR                       | CPOL                                           | CPHA                       | SPR1     | SPR0      | 175        |
| 0x2B (0x4B)                                                                                           | GPIOR2                                | 0112    | 0.2                   | BONB     |                            | e I/O Register 2                               | OFFIR                      | 0.111    | 01110     | 25         |
| 0x2A (0x4A)                                                                                           | GPIOR1                                |         |                       |          |                            | e I/O Register 1                               |                            |          |           | 25         |
| 0x29 (0x49)                                                                                           | Reserved                              |         | -                     | -        | -                          |                                                | -                          |          |           |            |
| 0:-00 (0. 10)                                                                                         | OCR0B                                 |         |                       | Ti       | mer/Counter0 Outp          | ut Compare Regis                               | ster B                     |          |           |            |
| 0x28 (0x48)                                                                                           |                                       |         |                       | Ti       | mer/Counter0 Outp          | ut Compare Regis                               | ster A                     |          |           |            |
| 0x28 (0x48)<br>0x27 (0x47)                                                                            | OCR0A                                 |         |                       |          | Timer/Cou                  | nter0 (8-bit)                                  | <u> </u>                   |          |           |            |
| , ,                                                                                                   | OCR0A<br>TCNT0                        |         |                       |          |                            |                                                |                            |          |           |            |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)                                                             | TCNT0<br>TCCR0B                       | FOC0A   | FOC0B                 | -        | -                          | WGM02                                          | CS02                       | CS01     | CS00      |            |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)                                              | TCNT0<br>TCCR0B<br>TCCR0A             | COM0A1  | COM0A0                | COM0B1   | COM0B0                     | -                                              | -                          | WGM01    | WGM00     |            |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)<br>0x23 (0x43)                               | TCNT0 TCCR0B TCCR0A GTCCR             |         | 1                     | COM0B1   | COM0B0<br>-                | -                                              | -<br>-                     |          |           | 144/166    |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)                | TCNT0 TCCR0B TCCR0A GTCCR EEARH       | COM0A1  | COM0A0                | COM0B1   | COM0B0  - EEPROM Address I | –<br>–<br>Register High Byt                    | –<br>–<br>e) <sup>5.</sup> | WGM01    | WGM00     | 21         |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41) | TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL | COM0A1  | COM0A0                | COM0B1   | COM0B0  - EEPROM Address I | –<br>–<br>Register High Byt<br>Register Low By | –<br>–<br>e) <sup>5.</sup> | WGM01    | WGM00     | 21<br>21   |
| 0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)                | TCNT0 TCCR0B TCCR0A GTCCR EEARH       | COM0A1  | COM0A0                | COM0B1   | COM0B0  - EEPROM Address I | –<br>–<br>Register High Byt                    | –<br>–<br>e) <sup>5.</sup> | WGM01    | WGM00     | 21         |



| Address     | Name     | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Page |
|-------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|------|
| 0x1D (0x3D) | EIMSK    | _      | _      | _      | _      | _      | _      | INT1   | INT0   | 73   |
| 0x1C (0x3C) | EIFR     | _      | _      | _      | _      | _      | _      | INTF1  | INTF0  | 73   |
| 0x1B (0x3B) | PCIFR    | _      | _      | _      | _      | _      | PCIF2  | PCIF1  | PCIF0  |      |
| 0x1A (0x3A) | Reserved | _      | _      | _      | _      | _      | _      | _      | _      |      |
| 0x19 (0x39) | Reserved | -      | -      | _      | -      | _      | _      | _      | -      |      |
| 0x18 (0x38) | Reserved | _      | _      | _      | _      | _      | _      | _      | _      |      |
| 0x17 (0x37) | TIFR2    | _      | -      | -      | -      | -      | OCF2B  | OCF2A  | TOV2   | 164  |
| 0x16 (0x36) | TIFR1    | _      | _      | ICF1   | _      | _      | OCF1B  | OCF1A  | TOV1   | 140  |
| 0x15 (0x35) | TIFR0    | _      | -      | -      | -      | -      | OCF0B  | OCF0A  | TOV0   |      |
| 0x14 (0x34) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x13 (0x33) | Reserved | _      | -      | -      | -      | -      | -      | _      | -      |      |
| 0x12 (0x32) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x11 (0x31) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x10 (0x30) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x0F (0x2F) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x0E (0x2E) | Reserved | _      | _      | _      | -      | _      | _      | -      | _      |      |
| 0x0D (0x2D) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x0C (0x2C) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 94   |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4   | DDD3   | DDD2   | DDD1   | DDD0   | 94   |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4  | PIND3  | PIND2  | PIND1  | PIND0  | 94   |
| 0x08 (0x28) | PORTC    | _      | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 93   |
| 0x07 (0x27) | DDRC     | -      | DDC6   | DDC5   | DDC4   | DDC3   | DDC2   | DDC1   | DDC0   | 93   |
| 0x06 (0x26) | PINC     | -      | PINC6  | PINC5  | PINC4  | PINC3  | PINC2  | PINC1  | PINC0  | 93   |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 93   |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | 93   |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4  | PINB3  | PINB2  | PINB1  | PINB0  | 93   |
| 0x02 (0x22) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x01 (0x21) | Reserved | _      | -      | -      | _      | _      | _      | _      | _      |      |
| 0x0 (0x20)  | Reserved | _      | _      | _      | _      | _      | _      | _      | _      |      |

- 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega48A/48PA/88A/88PA/168A/168PA/328/328P is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
- 5. Only valid for ATmega88A/88PA/168A/168PA/328/328P.
- 6. BODS and BODSE only available for picoPower devices ATmega48PA/88PA/168PA/328P



# 5. Instruction Set Summary

| Mnemonics           | Operands          | Description                              | Operation                                             | Flags      | #Clocks |
|---------------------|-------------------|------------------------------------------|-------------------------------------------------------|------------|---------|
| ARITHMETIC AND L    | OGIC INSTRUCTIONS | 6                                        |                                                       |            |         |
| ADD                 | Rd, Rr            | Add two Registers                        | $Rd \leftarrow Rd + Rr$                               | Z,C,N,V,H  | 1       |
| ADC                 | Rd, Rr            | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                           | Z,C,N,V,H  | 1       |
| ADIW                | Rdl,K             | Add Immediate to Word                    | Rdh:Rdl ← Rdh:Rdl + K                                 | Z,C,N,V,S  | 2       |
| SUB                 | Rd, Rr            | Subtract two Registers                   | Rd ← Rd - Rr                                          | Z,C,N,V,H  | 1       |
| SUBI                | Rd, K             | Subtract Constant from Register          | Rd ← Rd - K                                           | Z,C,N,V,H  | 1       |
| SBC                 | Rd, Rr            | Subtract with Carry two Registers        | $Rd \leftarrow Rd - Rr - C$                           | Z,C,N,V,H  | 1       |
| SBCI                | Rd, K             | Subtract with Carry Constant from Reg.   | Rd ← Rd - K - C                                       | Z,C,N,V,H  | 1       |
| SBIW                | Rdl,K             | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K                                 | Z,C,N,V,S  | 2       |
| AND                 | Rd, Rr            | Logical AND Registers                    | Rd ← Rd • Rr                                          | Z,N,V      | 1       |
| ANDI                | Rd, K             | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                          | Z,N,V      | 1       |
| OR                  | Rd, Rr            | Logical OR Registers                     | $Rd \leftarrow Rd v Rr$                               | Z,N,V      | 1       |
| ORI                 | Rd, K             | Logical OR Register and Constant         | $Rd \leftarrow Rd \vee K$                             | Z,N,V      | 1       |
| EOR                 | Rd, Rr            | Exclusive OR Registers                   | $Rd \leftarrow Rd \oplus Rr$                          | Z,N,V      | 1       |
| COM                 | Rd                | One's Complement                         | Rd ← 0xFF – Rd                                        | Z,C,N,V    | 1       |
| NEG                 | Rd                | Two's Complement                         | Rd ← 0x00 – Rd                                        | Z,C,N,V,H  | 1       |
| SBR                 | Rd,K              | Set Bit(s) in Register                   | $Rd \leftarrow Rd \vee K$                             | Z,N,V      | 1       |
| CBR                 | Rd,K              | Clear Bit(s) in Register                 | $Rd \leftarrow Rd \bullet (0xFF - K)$                 | Z,N,V      | 1       |
| INC                 | Rd                | Increment                                | Rd ← Rd + 1                                           | Z,N,V      | 1       |
| DEC                 | Rd                | Decrement                                | $Rd \leftarrow Rd - 1$                                | Z,N,V      | 1       |
| TST                 | Rd                | Test for Zero or Minus                   | $Rd \leftarrow Rd \bullet Rd$                         | Z,N,V      | 1       |
| CLR                 | Rd                | Clear Register                           | $Rd \leftarrow Rd \oplus Rd$                          | Z,N,V      | 1       |
| SER                 | Rd                | Set Register                             | Rd ← 0xFF                                             | None       | 1       |
| MUL                 | Rd, Rr            | Multiply Unsigned                        | $R1:R0 \leftarrow Rd \times Rr$                       | Z,C        | 2       |
| MULS                | Rd, Rr            | Multiply Signed                          | $R1:R0 \leftarrow Rd \times Rr$                       | Z,C        | 2       |
| MULSU               | Rd, Rr            | Multiply Signed with Unsigned            | $R1:R0 \leftarrow Rd \times Rr$                       | Z,C        | 2       |
| FMUL                | Rd, Rr            | Fractional Multiply Unsigned             | $R1:R0 \leftarrow (Rd \times Rr) \ll 1$               | Z,C        | 2       |
| FMULS               | Rd, Rr            | Fractional Multiply Signed               | $R1:R0 \leftarrow (Rd \times Rr) \ll 1$               | Z,C        | 2       |
| FMULSU              | Rd, Rr            | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) \ll 1$               | Z,C        | 2       |
| BRANCH INSTRUCT     | TIONS             |                                          |                                                       | T          | 1       |
| RJMP                | k                 | Relative Jump                            | PC ← PC + k + 1                                       | None       | 2       |
| IJMP                |                   | Indirect Jump to (Z)                     | PC ← Z                                                | None       | 2       |
| JMP <sup>(1)</sup>  | k                 | Direct Jump                              | PC ← k                                                | None       | 3       |
| RCALL               | k                 | Relative Subroutine Call                 | PC ← PC + k + 1                                       | None       | 3       |
| ICALL               |                   | Indirect Call to (Z)                     | PC ← Z                                                | None       | 3       |
| CALL <sup>(1)</sup> | k                 | Direct Subroutine Call                   | PC ← k                                                | None       | 4       |
| RET                 |                   | Subroutine Return                        | PC ← STACK                                            | None       | 4       |
| RETI                |                   | Interrupt Return                         | PC ← STACK                                            | I          | 4       |
| CPSE                | Rd,Rr             | Compare, Skip if Equal                   | if (Rd = Rr) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| CP                  | Rd,Rr             | Compare                                  | Rd – Rr                                               | Z, N,V,C,H | 1       |
| CPC                 | Rd,Rr             | Compare with Carry                       | Rd – Rr – C                                           | Z, N,V,C,H | 1       |
| CPI                 | Rd,K              | Compare Register with Immediate          | Rd – K                                                | Z, N,V,C,H | 1       |
| SBRC                | Rr, b             | Skip if Bit in Register Cleared          | if (Rr(b)=0) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| SBRS                | Rr, b             | Skip if Bit in Register is Set           | if (Rr(b)=1) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| SBIC                | P, b              | Skip if Bit in I/O Register Cleared      | if (P(b)=0) PC ← PC + 2 or 3                          | None       | 1/2/3   |
| SBIS                | P, b              | Skip if Bit in I/O Register is Set       | if (P(b)=1) PC ← PC + 2 or 3                          | None       | 1/2/3   |
| BRBS                | s, k              | Branch if Status Flag Set                | if $(SREG(s) = 1)$ then $PC \leftarrow PC + k + 1$    | None       | 1/2     |
| BRBC                | s, k              | Branch if Status Flag Cleared            | if $(SREG(s) = 0)$ then $PC \leftarrow PC + k + 1$    | None       | 1/2     |
| BREQ                | k                 | Branch if Equal                          | if $(Z = 1)$ then PC $\leftarrow$ PC + k + 1          | None       | 1/2     |
| BRNE                | k                 | Branch if Not Equal                      | if $(Z = 0)$ then PC $\leftarrow$ PC + k + 1          | None       | 1/2     |
| BRCS                | k                 | Branch if Carry Set                      | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRCC                | k                 | Branch if Carry Cleared                  | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRSH                | k                 | Branch if Same or Higher                 | if (C = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRLO                | k                 | Branch if Lower                          | if (C = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRMI                | k                 | Branch if Minus                          | if $(N = 1)$ then $PC \leftarrow PC + k + 1$          | None       | 1/2     |
| BRPL                | k                 | Branch if Plus                           | if $(N = 0)$ then $PC \leftarrow PC + k + 1$          | None       | 1/2     |
| BRGE                | k                 | Branch if Greater or Equal, Signed       | if $(N \oplus V = 0)$ then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRLT                | k                 | Branch if Less Than Zero, Signed         | if $(N \oplus V = 1)$ then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRHS                | k                 | Branch if Half Carry Flag Set            | if (H = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRHC                | k                 | Branch if Half Carry Flag Cleared        | if (H = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRTS                | k                 | Branch if T Flag Set                     | if (T = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRTC                | k                 | Branch if T Flag Cleared                 | if (T = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRVS                | k                 | Branch if Overflow Flag is Set           | if (V = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRVC                | k                 | Branch if Overflow Flag is Cleared       | if $(V = 0)$ then $PC \leftarrow PC + k + 1$          | None       | 1/2     |



| Mnemonics                                                                    | Operands                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Flags                                   | #Clocks                                                                                                    |
|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------|
| BRIE                                                                         | k                                                                           | Branch if Interrupt Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | if ( I = 1) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                    | 1/2                                                                                                        |
| BRID                                                                         | k                                                                           | Branch if Interrupt Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | if (I = 0) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                                    | 1/2                                                                                                        |
| BIT AND BIT-TEST                                                             | INSTRUCTIONS                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         | -                                                                                                          |
| SBI                                                                          | P,b                                                                         | Set Bit in I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O(P,b) ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None                                    | 2                                                                                                          |
| CBI                                                                          | P,b                                                                         | Clear Bit in I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $I/O(P,b) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 2                                                                                                          |
| LSL                                                                          | Rd                                                                          | Logical Shift Left                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,C,N,V                                 | 1                                                                                                          |
| LSR                                                                          | Rd                                                                          | Logical Shift Right                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,C,N,V                                 | 1                                                                                                          |
| ROL                                                                          | Rd                                                                          | Rotate Left Through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$                                                                                                                                                                                                                                                                                                                                                                                                      | Z,C,N,V                                 | 1                                                                                                          |
| ROR                                                                          | Rd                                                                          | Rotate Right Through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$                                                                                                                                                                                                                                                                                                                                                                                                      | Z,C,N,V                                 | 1                                                                                                          |
| ASR                                                                          | Rd                                                                          | Arithmetic Shift Right                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $Rd(n) \leftarrow Rd(n+1), n=06$                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C,N,V                                 | 1                                                                                                          |
| SWAP                                                                         | Rd                                                                          | Swap Nibbles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$                                                                                                                                                                                                                                                                                                                                                                                                               | None                                    | 1                                                                                                          |
| BSET                                                                         | S                                                                           | Flag Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SREG(s) ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SREG(s)                                 | 1                                                                                                          |
| BCLR                                                                         | S                                                                           | Flag Clear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SREG(s) ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SREG(s)                                 | 1                                                                                                          |
| BST                                                                          | Rr, b                                                                       | Bit Store from Register to T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $T \leftarrow Rr(b)$                                                                                                                                                                                                                                                                                                                                                                                                                                               | Т                                       | 1                                                                                                          |
| BLD                                                                          | Rd, b                                                                       | Bit load from T to Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $Rd(b) \leftarrow T$                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                    | 1                                                                                                          |
| SEC                                                                          |                                                                             | Set Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | C ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | С                                       | 1                                                                                                          |
| CLC                                                                          |                                                                             | Clear Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | C ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | С                                       | 1                                                                                                          |
| SEN                                                                          |                                                                             | Set Negative Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N                                       | 1                                                                                                          |
| CLN                                                                          |                                                                             | Clear Negative Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | N ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N                                       | 1                                                                                                          |
| SEZ                                                                          |                                                                             | Set Zero Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z                                       | 1                                                                                                          |
| CLZ                                                                          |                                                                             | Clear Zero Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Z ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Z                                       | 1                                                                                                          |
| SEI                                                                          |                                                                             | Global Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1←1                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                       | 1                                                                                                          |
| CLI                                                                          |                                                                             | Global Interrupt Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I                                       | 1                                                                                                          |
| SES                                                                          |                                                                             | Set Signed Test Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | S ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | S                                       | 1                                                                                                          |
| CLS                                                                          |                                                                             | Clear Signed Test Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | S ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | S                                       | 1                                                                                                          |
| SEV                                                                          |                                                                             | Set Twos Complement Overflow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V                                       | 1                                                                                                          |
| CLV                                                                          |                                                                             | Clear Twos Complement Overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V                                       | 1                                                                                                          |
| SET                                                                          |                                                                             | Set T in SREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T                                       | 1                                                                                                          |
| CLT                                                                          |                                                                             | Clear T in SREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T                                       | 1                                                                                                          |
| SEH                                                                          |                                                                             | Set Half Carry Flag in SREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | H ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                              | H                                       | 1                                                                                                          |
| CLH                                                                          |                                                                             | Clear Half Carry Flag in SREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | H ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Н                                       | 1                                                                                                          |
| DATA TRANSFER I                                                              |                                                                             | T.,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T                                       | 1 .                                                                                                        |
| MOV                                                                          | Rd, Rr                                                                      | Move Between Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Rd ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 1                                                                                                          |
| MOVW                                                                         | Rd, Rr                                                                      | Copy Register Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rd+1:Rd ← Rr+1:Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                  | None                                    | 1                                                                                                          |
| LDI                                                                          | Rd, K                                                                       | Load Immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Rd ← K                                                                                                                                                                                                                                                                                                                                                                                                                                                             | None                                    | 1                                                                                                          |
| LD                                                                           | Rd, X                                                                       | Load Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                    | 2                                                                                                          |
| LD                                                                           | Rd, X+                                                                      | Load Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | +                                                                                                          |
|                                                                              | Rd, - X                                                                     | Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 2                                                                                                          |
| LD                                                                           | Rd, Y<br>Rd, Y+                                                             | Load Indirect  Load Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Rd ← (Y)                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 2                                                                                                          |
| LD                                                                           |                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | +                                                                                                          |
| LDD                                                                          | Rd, - Y<br>Rd,Y+q                                                           | Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 2                                                                                                          |
| LD                                                                           | Rd, Z                                                                       | Load Indirect with Displacement  Load Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                        | None<br>None                            | 2                                                                                                          |
| LD                                                                           | Rd, Z+                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                                                                                                                                                                                                                                                                                                          |                                         | 2                                                                                                          |
| LD                                                                           | Rd, -Z                                                                      | Load Indirect and Post-Inc.  Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow (Z), Z \leftarrow Z + 1$<br>$Z \leftarrow Z - 1. Rd \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                  | None<br>None                            | 2                                                                                                          |
| LD                                                                           | nu, -z                                                                      | Load Indirect and Fre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | , , , , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                      | None                                    |                                                                                                            |
| LDD                                                                          | Pd 7.a                                                                      | Load Indirect with Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pd (7 + a)                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Nono                                    | 2                                                                                                          |
| LDD                                                                          | Rd, Z+q                                                                     | Load Direct from SRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $Rd \leftarrow (Z+q)$                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                    | 2                                                                                                          |
| LDS                                                                          | Rd, k                                                                       | Load Direct from SRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Rd ← (k)                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 2                                                                                                          |
| LDS<br>ST                                                                    | Rd, k<br>X, Rr                                                              | Load Direct from SRAM Store Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                            | None<br>None                            | 2 2                                                                                                        |
| LDS<br>ST<br>ST                                                              | Rd, k<br>X, Rr<br>X+, Rr                                                    | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                    | None<br>None<br>None                    | 2<br>2<br>2                                                                                                |
| LDS<br>ST<br>ST<br>ST                                                        | Rd, k<br>X, Rr<br>X+, Rr<br>- X, Rr                                         | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                            | None<br>None<br>None                    | 2<br>2<br>2<br>2                                                                                           |
| LDS<br>ST<br>ST<br>ST<br>ST                                                  | Rd, k<br>X, Rr<br>X+, Rr<br>- X, Rr<br>Y, Rr                                | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                    | $\begin{array}{c} Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X + 1 \\ X \leftarrow X - 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \end{array}$                                                                                                                                                                                                                                                                                       | None None None None None                | 2<br>2<br>2<br>2<br>2<br>2                                                                                 |
| LDS ST ST ST ST ST ST                                                        | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr                                     | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect Store Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                | None None None None None None           | 2<br>2<br>2<br>2<br>2<br>2<br>2                                                                            |
| LDS<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST                                | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr                             | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                                                                                                                                                                                                                        | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                                                       |
| LDS ST                                         | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr Y+q,Rr                      | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement                                                                                                                                                                                                                                                                                               | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$                                                                                                                                                                                                                | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                                             |
| LDS ST                                   | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr                | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect                                                                                                                                                                                                                                                                                 | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$                                                                                                                                                                                            | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                              |
| LDS ST                                   | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr         | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect Store Indirect and Post-Inc.                                                                                                                                                                                                                                                    | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                                                                                                                                    | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST                                   | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr - Z, Rr | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc.                                                                                                                                                                                           | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr, Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                                                                                            | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST                                   | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement                                                                                                                                             | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr, Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, (Z) \leftarrow Rr$ $(Z + q) \leftarrow Rr$                                                                                    | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST STD ST | Rd, k X, Rr X+, Rr - X, Rr Y, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr - Z, Rr | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect with Displacement                                                                                                            | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr, Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, (Z) \leftarrow Rr$ $(Z + q) \leftarrow Rr$ $(k) \leftarrow Rr$                                                                | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST STD ST    | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Direct to SRAM Load Program Memory                                                                                                    | $ \begin{array}{c} Rd \leftarrow (k) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr, X \leftarrow X + 1 \\ X \leftarrow X - 1, (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr, Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, (Y) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z) \leftarrow Rr \\ (Z) \leftarrow Rr, Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, (Z) \leftarrow Rr \\ (Z + q) \leftarrow Rr \\ (k) \leftarrow Rr \\ R0 \leftarrow (Z) \\ \end{array} $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST ST ST ST ST ST ST ST ST STD ST    | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory                                                    | Rd ← (k)  (X) ← Rr  (X) ← Rr, X ← X + 1  X ← X - 1, (X) ← Rr  (Y) ← Rr  (Y) ← Rr, Y ← Y + 1  Y ← Y - 1, (Y) ← Rr  (Z) ← Rr  (Z) ← Rr  (Z) ← Rr, Z ← Z + 1  Z ← Z - 1, (Z) ← Rr  (k) ← Rr  R0 ← (Z)  Rd ← (Z)                                                                                                                                                                                                                                                       | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST STD ST | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory Load Program Memory Load Program Memory and Post-Inc | Rd ← (k)  (X) ← Rr  (X) ← Rr, X ← X + 1 $X \leftarrow X - 1$ , (X) ← Rr  (Y) ← Rr  (Y) ← Rr, Y ← Y + 1 $Y \leftarrow Y - 1$ , (Y) ← Rr  (Z) ← Rr  (Z) ← Rr  (Z) ← Rr, Z ← Z + 1 $Z \leftarrow Z - 1$ , (Z) ← Rr  (Z + q) ← Rr  (k) ← Rr  R0 ← (Z)  Rd ← (Z), Z ← Z + 1                                                                                                                                                                                             | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                |
| LDS ST                                   | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect to SRAM Load Program Memory Load Program Memory Load Program Memory Load Program Memory and Post-Inc Store Program Memory                       | Rd ← (k)  (X) ← Rr  (X) ← Rr, X ← X + 1  X ← X - 1, (X) ← Rr  (Y) ← Rr  (Y) ← Rr  (Y) ← Rr  (Y + q) ← Rr  (Z) ← Rr                                                                             | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>3<br>3<br>3           |
| LDS ST STD ST | Rd, k                                                                       | Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Direct to SRAM Load Program Memory Load Program Memory Load Program Memory Load Program Memory and Post-Inc | Rd ← (k)  (X) ← Rr  (X) ← Rr, X ← X + 1 $X \leftarrow X - 1$ , (X) ← Rr  (Y) ← Rr  (Y) ← Rr, Y ← Y + 1 $Y \leftarrow Y - 1$ , (Y) ← Rr  (Z) ← Rr  (Z) ← Rr  (Z) ← Rr, Z ← Z + 1 $Z \leftarrow Z - 1$ , (Z) ← Rr  (Z + q) ← Rr  (k) ← Rr  R0 ← (Z)  Rd ← (Z), Z ← Z + 1                                                                                                                                                                                             | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>3<br>3<br>3<br>3 |



| Mnemonics                | Operands | Description             | Operation                                | Flags | #Clocks |  |  |  |  |
|--------------------------|----------|-------------------------|------------------------------------------|-------|---------|--|--|--|--|
| POP                      | Rd       | Pop Register from Stack | Rd ← STACK                               | None  | 2       |  |  |  |  |
| MCU CONTROL INSTRUCTIONS |          |                         |                                          |       |         |  |  |  |  |
| NOP                      |          | No Operation            |                                          | None  | 1       |  |  |  |  |
| SLEEP                    |          | Sleep                   | (see specific descr. for Sleep function) | None  | 1       |  |  |  |  |
| WDR                      |          | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |  |  |  |  |
| BREAK                    |          | Break                   | For On-chip Debug Only                   | None  | N/A     |  |  |  |  |

Note: 1. These instructions are only available in ATmega168PA and ATmega328P.



# 6. Ordering Information

# 6.1 ATmega48A

| Speed (MHz)       | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                                                                                                                               | Package <sup>(1)</sup>                                            | Operational Range             |
|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5        | ATmega48A-AU ATmega48A-AUR <sup>(5)</sup> ATmega48A-CCU ATmega48A-CCUR <sup>(5)</sup> ATmega48A-MMH <sup>(4)</sup> ATmega48A-MMHR <sup>(4)(5)</sup> ATmega48A-MU ATmega48A-MUR <sup>(5)</sup> ATmega48A-MUR <sup>(5)</sup> | 32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322.
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.2 ATmega48PA

| Speed (MHz)       | Power Supply | Ordering Code <sup>(2)</sup>                                                                                                                                                                                        | Package <sup>(1)</sup>                                                   | Operational Range             |
|-------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5    | ATmega48PA-AU ATmega48PA-AUR <sup>(5)</sup> ATmega48PA-CCU ATmega48PA-CCUR <sup>(5)</sup> ATmega48PA-MMH <sup>(4)</sup> ATmega48PA-MMHR <sup>(4)(5)</sup> ATmega48PA-MU ATmega48PA-MUR <sup>(5)</sup> ATmega48PA-PU | 32A<br>32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322.
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.3 ATmega88A

| Speed (MHz)       | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                                                                                                               | Package <sup>(1)</sup>                                                   | Operational Range             |
|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5        | ATmega88A-AU ATmega88A-AUR <sup>(5)</sup> ATmega88A-CCU ATmega88A-CCUR <sup>(5)</sup> ATmega88A-MMH <sup>(4)</sup> ATmega88A-MMHR <sup>(4)(5)</sup> ATmega88A-MU ATmega88A-MUR <sup>(5)</sup> ATmega88A-PU | 32A<br>32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322.
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.4 ATmega88PA

| Speed (MHz)       | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                                                                                                        | Package <sup>(1)</sup>                                                   | Operational Range             |
|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5        | ATmega88PA-AU ATmega88PA-AUR <sup>(5)</sup> ATmega88PA-CCU ATmega88PA-CCUR <sup>(5)</sup> ATmega88PA-MMH <sup>(4)</sup> ATmega88PA-MMHR <sup>(4)(5)</sup> ATmega88PA-MU ATmega88PA-MU ATmega88PA-PU | 32A<br>32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322.
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.5 ATmega168A

| Speed (MHz) <sup>(3)</sup> | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                                                                                                                        | Package <sup>(1)</sup>                                            | Operational Range             |
|----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------|
| 20                         | 1.8 - 5.5        | ATmega168A-AU ATmega168A-AUR <sup>(5)</sup> ATmega168A-CCU ATmega168A-CCUR <sup>(5)</sup> ATmega168A-MMH <sup>(4)</sup> ATmega168A-MMHR <sup>(4)(5)</sup> ATmega168A-MU ATmega168A-MUR <sup>(5)</sup> ATmega168A-PU | 32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.6 ATmega168PA

| Speed (MHz) <sup>(3)</sup> | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                                                                                                                 | Package <sup>(1)</sup>                                                   | Operational Range             |
|----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|
| 20                         | 1.8 - 5.5        | ATmega168PA-AU ATmega168PA-AUR <sup>(5)</sup> ATmega168PA-CCU ATmega168PA-CCUR <sup>(5)</sup> ATmega168PA-MMH <sup>(4)</sup> ATmega168PA-MMHR <sup>(4)(5)</sup> ATmega168PA-MU ATmega168PA-MU ATmega168PA-PU | 32A<br>32A<br>32CC1<br>32CC1<br>28M1<br>28M1<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See "Speed Grades" on page 322.
- 4. NiPdAu Lead Finish.
- 5. Tape & Reel.

|        | Package Type                                                                                        |
|--------|-----------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                             |
| 32CC1  | 32-ball, 4 x 4 x 0.6 mm package, ball pitch 0.5 mm, Ultra Thin, Fine-Pitch Ball Grill Array (UFBGA) |
| 28M1   | 28-pad, 4 x 4 x 1.0 body, Lead Pitch 0.45 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)   |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                            |



# 6.7 ATmega328

| Speed (MHz)       | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                                 | Package <sup>(1)</sup>                 | Operational Range             |
|-------------------|------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5        | ATmega328-AU<br>ATmega328-AUR <sup>(4)</sup><br>ATmega328-MU<br>ATmega328-MUR <sup>(4)</sup><br>ATmega328-PU | 32A<br>32A<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See Figure 28-1 on page 322.
- 4. Tape & Reel

|        | Package Type                                                                                      |
|--------|---------------------------------------------------------------------------------------------------|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                           |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                          |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |



# 6.8 ATmega328P

| Speed (MHz)       | Power Supply (V) | Ordering Code <sup>(2)</sup>                                                                          | Package <sup>(1)</sup>                 | Operational Range             |
|-------------------|------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------|
| 20 <sup>(3)</sup> | 1.8 - 5.5        | ATmega328P-AU ATmega328P-AUR <sup>(4)</sup> ATmega328P-MU ATmega328P-MUR <sup>(4)</sup> ATmega328P-PU | 32A<br>32A<br>32M1-A<br>32M1-A<br>28P3 | Industrial<br>(-40°C to 85°C) |

- 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.
- 2. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. See Figure 28-1 on page 322.
- 4. Tape & Reel.

| Package Type |                                                                                                   |  |  |
|--------------|---------------------------------------------------------------------------------------------------|--|--|
| 32A          | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                                           |  |  |
| 28P3         | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                                          |  |  |
| 32M1-A       | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |



# 7. Packaging Information

### 7.1 32A



# **COMMON DIMENSIONS** (Unit of Measure = mm)

SYMBOL MIN MAX NOTE NOM 1.20 Α1 0.05 0.15 Α2 0.95 1.00 1.05 D 8.75 9.00 9.25 D1 6.90 7.10 Note 2 7.00 Ε 8.75 9.00 9.25 Ε1 6.90 7.00 7.10 Note 2 В 0.30 0.45 С 0.09 0.20 0.45 0.75 L 0.80 TYP е

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation ABA.
- Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.

TITLE

3. Lead coplanarity is 0.10 mm maximum.

10/5/2001

2325 Orchard Parkway San Jose, CA 95131

**32A,** 32-lead, 7 x 7 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

DRAWING NO. REV.
32A B



## 7.2 32CC1



Note1: Dimension "b" is measured at the maximum ball dia. in a plane parallel to the seating plane.

Note2: Dimension "b1" is the solderable surface defined by the opening of the solder resist layer.

**BOTTOM VIEW** 

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| Α      | -        | 1    | 0.60 |      |
| A1     | 0.12     | 1    | 1    |      |
| A2     | 0.38 REF |      |      |      |
| b      | 0.25     | 0.30 | 0.35 | 1    |
| b1     | 0.25     | 1    | 1    | 2    |
| D      | 3.90     | 4.00 | 4.10 |      |
| D1     | 2.50 BSC |      |      |      |
| Е      | 3.90     | 4.00 | 4.10 |      |
| E1     | 2.50 BSC |      |      |      |
| е      | 0.50 BSC |      |      |      |

Package Drawing Contact: packagedrawings@atmel.com

A1 BALL CORNER

**TITLE 32CC1**, 32-ball (6 x 6 Array), 4 x 4 x 0.6 mm package, ball pitch 0.50 mm, Ultra Thin, Fine-Pitch Ball Grid Array (UFBGA)

|     | 07          | 7/06/10 |
|-----|-------------|---------|
| GPC | DRAWING NO. | REV.    |
| CAG | 32CC1       | В       |



## 7.3 28M1





Note: The terminal #1 ID is a Laser-marked Feature.

SIDE VIEW

A1

A

y

# COMMON DIMENSIONS

(Unit of Measure = mm)

| SYMBOL | MIN  | NOM      | MAX  | NOTE |
|--------|------|----------|------|------|
| Α      | 0.80 | 0.90     | 1.00 |      |
| A1     | 0.00 | 0.02     | 0.05 |      |
| b      | 0.17 | 0.22     | 0.27 |      |
| С      |      | 0.20 REF |      |      |
| D      | 3.95 | 4.00     | 4.05 |      |
| D2     | 2.35 | 2.40     | 2.45 |      |
| E      | 3.95 | 4.00     | 4.05 |      |
| E2     | 2.35 | 2.40     | 2.45 |      |
| е      | 0.45 |          |      |      |
| L      | 0.35 | 0.40     | 0.45 |      |
| у      | 0.00 | _        | 0.08 |      |
| K      | 0.20 | _        |      |      |

10/24/08

Package Drawing Contact: packagedrawings@atmel.com

**TITLE 28M1**, 28-pad, 4 x 4 x 1.0 mm Body, Lead Pitch 0.45 mm, 2.4 x 2.4 mm Exposed Pad, Thermally Enhanced Plastic Very Thin Quad Flat No Lead Package (VQFN)

| GPC | DRAWING NO. | REV. |
|-----|-------------|------|
| ZBV | 28M1        | В    |
| l   |             |      |



### 7.4 32M1-A





## 7.5 28P3







Note:

 Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

## **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN       | NOM | MAX    | NOTE   |
|--------|-----------|-----|--------|--------|
| Α      | _         | _   | 4.5724 |        |
| A1     | 0.508     | _   | _      |        |
| D      | 34.544    | _   | 34.798 | Note 1 |
| Е      | 7.620     | _   | 8.255  |        |
| E1     | 7.112     | _   | 7.493  | Note 1 |
| В      | 0.381     | _   | 0.533  |        |
| B1     | 1.143     | _   | 1.397  |        |
| B2     | 0.762     | _   | 1.143  |        |
| L      | 3.175     | _   | 3.429  |        |
| С      | 0.203     | _   | 0.356  |        |
| eВ     | _         | _   | 10.160 |        |
| е      | 2.540 TYP |     |        |        |

09/28/01

2325 Orchard Parkway San Jose, CA 95131 **TITLE 28P3**, 28-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP)

DRAWING NO. 28P3

В

REV.



## 8. Errata

## 8.1 Errata ATmega48A

The revision letter in this section refers to the revision of the ATmega48A device.

#### 8.1.1 Rev. D

- . Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

## 8.2 Errata ATmega48PA

The revision letter in this section refers to the revision of the ATmega48PA device.

#### 8.2.1 Rev. D

- Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

### 8.3 Errata ATmega88A

The revision letter in this section refers to the revision of the ATmega88A device.

#### 8.3.1 Rev. F

- Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

## **Problem Fix/Workaround**

Clear the MUX3 bit before setting the ACME bit.



## 8.4 Errata ATmega88PA

The revision letter in this section refers to the revision of the ATmega88PA device.

#### 8.4.1 Rev. F

- Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

## 8.5 Errata ATmega168A

The revision letter in this section refers to the revision of the ATmega168A device.

#### 8.5.1 Rev. E

- Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

## 8.6 Errata ATmega168PA

The revision letter in this section refers to the revision of the ATmega168PA device.

#### 8.6.1 Rev E

- Analog MUX can be turned off when setting ACME bit
- 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.



## 8.7 Errata ATmega328

The revision letter in this section refers to the revision of the ATmega328 device.

#### 8.7.1 Rev D

. Analog MUX can be turned off when setting ACME bit

### 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

#### 8.7.2 Rev C

Not sampled.

#### 8.7.3 Rev B

- . Analog MUX can be turned off when setting ACME bit
- Unstable 32 kHz Oscillator

#### 1. Unstable 32 kHz Oscillator

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

#### 2. Unstable 32 kHz Oscillator

The 32 kHz oscillator does not work as system clock. The 32 kHz oscillator used as asynchronous timer is inaccurate.

#### **Problem Fix/ Workaround**

None.

#### 8.7.4 Rev A

- . Analog MUX can be turned off when setting ACME bit
- Unstable 32 kHz Oscillator

### 1. Unstable 32 kHz Oscillator

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

#### 2. Unstable 32 kHz Oscillator

The 32 kHz oscillator does not work as system clock. The 32 kHz oscillator used as asynchronous timer is inaccurate.

#### **Problem Fix/ Workaround**

None.



## 8.8 Errata ATmega328P

The revision letter in this section refers to the revision of the ATmega328P device.

#### 8.8.1 Rev D

• Analog MUX can be turned off when setting ACME bit

### 1. Analog MUX can be turned off when setting ACME bit

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

#### Problem Fix/Workaround

Clear the MUX3 bit before setting the ACME bit.

#### 8.8.2 Rev C

Not sampled.

#### 8.8.3 Rev B

- . Analog MUX can be turned off when setting ACME bit
- Unstable 32 kHz Oscillator

#### 1. Unstable 32 kHz Oscillator

If the ACME (Analog Comparator Multiplexer Enabled) bit in ADCSRB is set while MUX3 in ADMUX is '1' (ADMUX[3:0]=1xxx), all MUX'es are turned off until the ACME bit is cleared.

### **Problem Fix/Workaround**

Clear the MUX3 bit before setting the ACME bit.

#### 2. Unstable 32 kHz Oscillator

The 32 kHz oscillator does not work as system clock. The 32 kHz oscillator used as asynchronous timer is inaccurate.

#### **Problem Fix/ Workaround**

None.

### 8.8.4 Rev A

Unstable 32 kHz Oscillator

### 1. Unstable 32 kHz Oscillator

The 32 kHz oscillator does not work as system clock. The 32 kHz oscillator used as asynchronous timer is inaccurate.

### **Problem Fix/ Workaround**

None.



# 9. Datasheet Revision History

Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

### 9.1 Rev. 8271C - 08/10

- 1. Updated the "SRAM Data Memory", Figure 7-3 on page 19.
- 2. Updated "Ordering Information" on page 15 with CCU and CCUR code related to "32CC1" Package drawing.
- 3. "32CC1" Package drawing added on "Packaging Information" on page 23.

### 9.2 Rev. 8271B-04/10

- 1. Updated Table 8-8 with correct value for timer oscilliator at xtal2/tos2
- 2. Corrected use of SBIS instructions in assembly code examples.
- Corrected BOD and BODSE bits to R/W in Section 9.11.2 on page 45, Section 11.5 on page 69 and Section 13.4 on page 93
- 4. Figures for bandgap characterization added, Figure 29-34 on page 349, Figure 29-81 on page 374, Figure 29-128 on page 399, Figure 29-175 on page 424, Figure 29-222 on page 449, Figure 29-269 on page 474, Figure 29-316 on page 499 and Figure 29-363 on page 523.
- 5. Updated "Packaging Information" on page 546 by replacing 28M1 with a correct corresponding package.

### 9.3 Rev. 8271A-12/09

- New datasheet 8271 with merged information for ATmega48PA, ATmega88PA, ATmega168PA and ATmega48A, ATmega88A andATmega168A. Also included information on ATmega328 and ATmega328P
- 2 Changes done:
  - New devices added: ATmega48A/ATmega88A/ATmega168A and ATmega328
  - Updated Feature Description
  - Updated Table 2-1 on page 6
  - Added note for BOD Disable on page 40.
  - Added note on BOD and BODSE in "MCUCR MCU Control Register" on page 93 and "Register Description" on page 294
  - Added limitation informatin for the application "Boot Loader Support Read-While-Write Self-Programming" on page 279
  - Added limitiation information for "Program And Data Memory Lock Bits" on page 296
  - Added specified DC characteristice per processor
  - Added typical characteristics per processor
  - Removed execption information in "Address Match Unit" on page 223.



### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

France

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

**Technical Support** 

avr@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2010 Atmel Corporation. All rights reserved. Atmel®, Atmel logo and combinations thereof, AVR®, AVR® logo and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.