# Project: Report Document

## Daniel Alejandro Marin - R11858881

Texas Tech University CS3375 - Computer Architecture Instructor: Dr. Juan Carlos Rojas

December  $6^{th}$ , 2024

## Contents

| 1 | Introduction                                       | 2 |
|---|----------------------------------------------------|---|
| 2 | Design    2.1 Instruction Scheduler Abstract Class | 2 |
| 3 | Methodology                                        | 3 |
| 4 | Tests                                              | 3 |
| 5 | Results                                            | 3 |
| 6 | Discussion                                         | 3 |

### 1 Introduction

Instruction scheduling plays a crucial role in moder computer architecture, especially for achieving high performance in multi-issue processors; they allow for faster instruction throughput. This project aims to simulate the sheeduling of 'assembly' instructions under various processor configurations. The configurations developed in this project are the following:

- Single-issue Instruction Scheduler (in-order)
- Superscalar Instruction Scheduler (in-order)
- Superscalar Instruction Scheduler (out of order)

For each of this configurations there exists a version with register renaming and one without. In this project, we will simulate a the scheduling of a simple assembly instruction set, in each of these configurations.

Throughout this report document, we will be explaining the design, implementation details, test and results of each configuration. The insights gained will highlight the advantages and limitations of these techniques in processor architectures.

## 2 Design

The instruction scheduling simulation system is designed as a hierarchy of classes that simulate different types of processor configurations for instruction fetching and retirement. The design uses abstraction and inheritance to encapsulate common functionality while allowing customization for specific scheduling techniques like: register renaming, in-order retirement, etc... Following is a class diagram that encapsulates the core design of this project:



Figure 1: Class Diagram of Design, developed using the Plant UML tools.

The diagram in figure 1 encapsulates the logic that helped develop this simulation. In the following subsections, I will be explaining the logic and reasons behind each class seen in here.

#### 2.1 Instruction Scheduler Abstract Class

The instruction scheduler was the layout all configurations should have, and contained the overlapping logic. It looked to highlight possibly repeated concrete methods and abstract methods, that each subclass should implement. The properties contained here where the following:

- instructions: instructions that should be executed by the scheduler
- functional\_units: the number of parallel functional units in the scheduler
- current\_cycle: the value of the current cycle
- instructions\_in\_progress: instructions that are currently in functional units
- logger: a list of strings, that where used to log results and debug statements

All schedulers contained these properties, and additional properties came when we introduced register renaming or out of order execution and retirement. Now, let's look at the methods defined for this hierarchy.

- \_\_init\_\_(self, functional\_units): this function is helps the creation of instruction scheduler's instances. Filling up overlapping properties, when creating an instance.
- run(self): the logic for running is the same for nearly all schedulers. This method is in charge of executing cycles until all instructions have been dispatched out of the scheduler.
- add\_instruction(self, instruction): this method is in charge of dynamically adding an instruction to the list of instructions of a scheduler.
- \_retire\_instructions(self): this method is abstract since depending on the type of configuration of an instruction scheduler, different retirement logic should be implemented. Thus, this method is in charge of indicating that each subclass should define instruction retirement.
- schedule (self): this method is also abstract since it should define the main logic of instruction scheduling which is dependent on the configuration type.
- 3 Methodology
- 4 Tests
- 5 Results
- 6 Discussion