# Labs/01-gates

# GitHub Link

GitHub - Daniel Havránek (Dan5049)

# De Morgan's Laws

# **Function Table**

| c | b | а | f(c,b,a) |
|---|---|---|----------|
| 0 | 0 | 0 | 1        |
| 0 | 0 | 1 | 1        |
| 0 | 1 | 0 | 0        |
| 0 | 1 | 1 | 0        |
| 1 | 0 | 0 | 0        |
| 1 | 0 | 1 | 1        |
| 1 | 1 | 0 | 0        |
| 1 | 1 | 1 | 0        |

#### **Picture**



## Code

```
---
-- Example of basic OR, AND, XOR gates.
-- Nexys A7-50T, Vivado v2020.1, EDA Playground
--
-- Copyright (c) 2019-2020 Tomas Fryza
-- Dept. of Radio Electronics, Brno University of Technology, Czechia
-- This work is licensed under the terms of the MIT license.
```

```
library ieee;
                                                                                    -- Standard library
use ieee.std logic 1164.all; -- Package for data types and logic operations
-- Entity declaration for basic gates
entity gates is
            port(
                         a_i : in std_logic; -- Data input
                         b_i : in std_logic;
                                                                                                                        -- Data input
                         c_i : in std_logic;
                                                                                                                        -- Data input
                                                                                                         OR output functionNAND output functionNOR output function
                         f_o : out std_logic;
                        fna_o : out std_logic;
                        fno_o : out std_logic
                         --for_o : out std_logic; -- OR output function

--fand_o : out std_logic; -- AND output function

--fxor_o : out std_logic -- XOR output function
            );
end entity gates;
-- Architecture body for basic gates
 ______
architecture dataflow of gates is
begin
                                 <= ((not b_i) and a_i) or ((not c_i) and (not b_i));</pre>
            fna_o <= ((b_i nand b_i) nand a_i) nand ((c_i nand c_i) nand (b_i nand b_i));</pre>
            fno_o \leftarrow (((a_i nor a_i) nor b_i) nor (b_i nor c_i)) nor (((a_i nor a_i) nor b_i) nor (((a_i nor a_i) nor b_i) nor b_i)) nor (((a_i nor a_i) nor a_i) nor a_i)) nor (((a_i nor a_i) nor a_i)) nor 
b_i) nor (b_i nor c_i));
             --for_o <= a_i or b_i;
            --fand_o <= a_i and b_i;</pre>
             --fxor_o <= a_i xor b_i;</pre>
end architecture dataflow;
```

Link

**EDA Plauground** 

## **Distributive Functions**

Code

```
-- Code your design here
library IEEE;
use IEEE.std_logic_1164.all;
-- Entity declaration for basic gates
______
entity gates is
   port(
      x_i : in std_logic; -- Data input
      y_i : in std_logic; -- Data input
z_i : in std_logic; -- Data input
      four_o : out std_logic;
                               -- Fourth postulate
      111_o : out std_logic; -- Left part of the first law equation
11r_o : out std_logic; -- Right part of the first law equation
      );
end entity gates;
______
-- Architecture body for basic gates
______
architecture dataflow of gates is
begin
   one_o <= x_i and not(x_i);</pre>
   two_o \leftarrow x_i or not(x_i);
   three_o <= x_i or x_i or x_i;
   four_o <= x_i and x_i and x_i;</pre>
   111_o \leftarrow (x_i \text{ and } y_i) \text{ or } (x_i \text{ and } z_i);
   121_o \leftarrow (x_i \text{ or } y_i) \text{ and } (x_i \text{ or } z_i);
   12r_o \leftarrow x_i \text{ or } (y_i \text{ and } z_i);
end architecture dataflow;
```

#### **Picture**



# Link

**EDA Plauground**