## Lab3 Report

# 1. Block diagram:





## 2. Operation

In this lab, we were to build up a FIR operation block that conduct a filtering with 11 coefficients. The configuring of the block are limited to axilite protocol and the raw and result data transmission are required to use AXI stream protocol. Additionally, both raw data and tap coefficients are required to be stored in srams. Data sram will function like a shift register. For the dataflow part, the multiple and add process in the convolution of filtering can have only one multiplier and one adder. The following are the operation done in my FIR IP:

First, the IP initialization when reset signal received. The IP will set the configuration to 32'h04, meaning that the IP is currently IDLE (ap\_idle at bit 2). Once the outer system (simulated by testbench) detect that the IP is idle, it will start to configure it by sending tap coefficients and data length information to it using axilite protocol. The IP will decide to store the information to configuration register, data

length register or tap coefficient sram according to the awaddr given by the outer system. Once the data length and the tap coefficient are all given, the outer system will again use axilite to overwrite the configuration state of the IP to 32'h01 to starting the IP's operation.

The next thing the IP do is to wait for the data to be sent in. According to the specification, ap\_start value in the configuration need to be pulled down once the IP sees the first data coming in. So the IP will look at the ss\_tvalid, the valid port in the AXI stream protocol to transmit raw data, to see if the first data is presented and pull down ap\_start when detect the first data.

The third stage the IP enters is the computation stage. At the stage, the IP will first receive the data sent in by raising ss\_tready. The data will be stored in the register and wait for the shift sram to finish shifting and emptying a space for storage. To control the tap sram and data sram, I use one common counter to generate the address for the two in that (1) only one multiplication and one accumulation can be done at one time due to the limitation of the multiplier and adder and (2) the tap coefficient used is correlated to the position of data in the shift register. This way, the tap coefficient and the raw data in the sram can be obtained simultaneously and compute the product to add to the partial sum of the final result. Also, after the data is extracted from the shift register and finish its computation, it will be written back to the next space of the shift register for the later use. Once all the previous data in the shift register have completed shifting, the received data from the outer system will then doing the multiplication with the tap coefficient and then write to the first place of the shift register. Notice that the IP will reset the data sram when the first data comes in by setting the write back data the data value used in the multiplier equal to 0. This way, we can make sure that the first and the later result is correct and not affected by the leftover data in the sram. Once the result is computed by adding up all the partial sum, the sm tvalid will be raised and the IP will wait for the outer system to receive that data. After that, the IP will reset the accumulator, collect the data from the outer system and restart the computation process all over again. This is until the ss\_tlast signal is detected. This means that the data collected is the last raw data. After the current output result is finish sending, the IP will check if all the data have been sent in, i.e. the processed data is equal to the data length. If not, the IP will stay at the same state to wait for another data to come. If it is, the IP will go for 10 more computation and transmission process for the last 10 output data. Once the last 10 outputs are produced, the sm\_tlast signal will be raised and after the last output is transmitted, the IP will raise ap idle and ap done in the configuration register and go back to the IDLE state.

### 3. Resource Usage

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 289         | 871680    | 0.03          |
| FF       | 278         | 1743360   | 0.02          |
| DSP      | 3           | 5952      | 0.05          |
| Ю        | 329         | 416       | 79.09         |
| BUFG     | 1           | 672       | 0.15          |



### Board using Alveo U50 Data Center Accelerator Card

## 4. Timing report





(max delay path)

### 5. Simulation waveform

Coefficient program, and read back



• Data-in stream-in & Data-out stream-out



#### Last-In:



Last-Out:



• RAM access control

## Tap ram:



#### Data ram:



#### • FSM

IDLE state to wait for configuration:



WAIT\_FOR\_DATA state to wait for the first data:



## COMPUTE state for doing FIR process:



# Back to IDLE when last output is sent:

