# 8-Stage Shift/Store Register with Three-State Outputs

The MC14094B combines an 8-stage shift register with a data latch for each stage and a three-state output from each latch.

Data is shifted on the positive clock transition and is shifted from the seventh stage to two serial outputs. The  $Q_S$  output data is for use in high–speed cascaded systems. The  $Q_S^\prime$  output data is shifted on the following negative clock transition for use in low–speed cascaded systems.

Data from each stage of the shift register is latched on the negative transition of the strobe input. Data propagates through the latch while strobe is high.

Outputs of the eight data latches are controlled by three-state buffers which are placed in the high-impedance state by a logic Low on Output Enable.

- Three–State Outputs
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Input Diode Protection
- Data Latch
- Dual Outputs for Data Out on Both Positive and Negative Clock Transitions
- Useful for Serial-to-Parallel Data Conversion
- Pin-for-Pin Compatible with CD4094B

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) (Note 2.)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range<br>(DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation,<br>per Package (Note 3.)          | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)             | 260                           | °C   |

- Maximum Ratings are those values beyond which damage to the device may occur.
- 3. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



#### ON Semiconductor

Formerly a Division of Motorola

http://onsemi.com

#### MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648





SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F





SOEIAJ-16 F SUFFIX CASE 966



A = Assembly Location

WL or L = Wafer Lot YY or Y = Year

WW or W = Work Week

#### ORDERING INFORMATION

| Device       | Package   | Shipping         |
|--------------|-----------|------------------|
| MC14094BCP   | PDIP-16   | 2000/Box         |
| MC14094BD    | SOIC-16   | 48/Rail          |
| MC14094BDR2  | SOIC-16   | 2500/Tape & Reel |
| MC14094BDT   | TSSOP-16  | 96/Rail          |
| MC14094BDTR2 | TSSOP-16  | 2500/Tape & Reel |
| MC14094BF    | SOEIAJ-16 | See Note 1.      |

 For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative.

#### **PIN ASSIGNMENT**



|       | Output |        |      | Parallel | Parallel Outputs  |                  | Outputs         |
|-------|--------|--------|------|----------|-------------------|------------------|-----------------|
| Clock | Enable | Strobe | Data | Q1       | Q <sub>N</sub>    | Q <sub>S</sub> * | Q′ <sub>S</sub> |
|       | 0      | Х      | Х    | Z        | Z                 | Q7               | No Chg.         |
| ~     | 0      | Х      | Х    | Z        | Z                 | No Chg.          | Q7              |
|       | 1      | 0      | Х    | No Chg.  | No Chg.           | Q7               | No Chg.         |
|       | 1      | 1      | 0    | 0        | Q <sub>N</sub> –1 | Q7               | No Chg.         |
|       | 1      | 1      | 1    | 1        | Q <sub>N</sub> –1 | Q7               | No Chg.         |
| ~     | 1      | 1      | 1    | No Chg.  | No Chg.           | No Chg.          | Q7              |

Z =High Impedance X =Don't Care

 $<sup>^{\</sup>star}$  At the positive clock edge, information in the 7th shift register stage is transferred to Q8 and Qs.

#### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                           |                 | V <sub>DD</sub>        | - 5                               | 5°C                  |                                   | 25°C                                          |                      | 125                               | 5°C                  |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-----------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                            | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Тур (4.)                                      | Max                  | Min                               | Max                  | Unit |
| Output Voltage "0" Level V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                           | V <sub>OL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                   | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$ "1" Level                                                                                                                        | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                               | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage "0" Level (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc)                            | V <sub>IL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 2.25<br>4.50<br>6.75                          | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | Vdc  |
| "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$                  | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _<br>_<br>_          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                          | _<br>_<br>_          | 3.5<br>7.0<br>11                  | _<br>_<br>_          | Vdc  |
| Output Drive Current                                                                                                                                      | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_     | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8            | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$                                                               | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | <br> -<br> -         | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                           | <br> -<br> -         | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                             | l <sub>in</sub> | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                      | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                   | C <sub>in</sub> | ı                      | _                                 | ı                    | ı                                 | 5.0                                           | 7.5                  | ı                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                        | I <sub>DD</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 5.0<br>10<br>20      | _<br>_<br>_                       | 0.005<br>0.010<br>0.015                       | 5.0<br>10<br>20      | _<br>_<br>_                       | 150<br>300<br>600    | μAdc |
| Total Supply Current <sup>(5.)</sup> <sup>(6.)</sup> (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub>  | 5.0<br>10<br>15        |                                   |                      | $I_T = ($                         | I.1 μΑ/kHz) f<br>14 μΑ/kHz) f<br>40 μΑ/kHz) f | + I <sub>DD</sub>    |                                   |                      | μAdc |
| 3-State Output Leakage Current                                                                                                                            | I <sub>TL</sub> | 15                     | -                                 | ± 0.1                | _                                 | ± 0.0001                                      | ± 0.1                | _                                 | ± 3.0                | μΑ   |

<sup>4.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
5. The formulas given are for the typical characteristics only at 25°C.
6. To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.001.

# SWITCHING CHARACTERISTICS (7.) $(C_L = 50 \text{ pF}, T_A = 25^{\circ}C)$

|                                                                                                                                                                                                                                                                       |                                        | V <sub>DD</sub> |                  |                     |                    |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|------------------|---------------------|--------------------|------|
| Characteristic                                                                                                                                                                                                                                                        | Symbol                                 | Vdc             | Min              | Typ <sup>(8.)</sup> | Max                | Unit |
| Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.35 \text{ ns/pF}) \text{ C}_L + 33 \text{ ns}$ $t_{TLH}, t_{THL} = (0.6 \text{ ns/pF}) \text{ C}_L + 20 \text{ ns}$ $t_{TLH}, t_{THL} = (0.4 \text{ ns/pF}) \text{ C}_L + 20 \text{ ns}$                             | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_      | 100<br>50<br>40     | 200<br>100<br>80   | ns   |
| Propagation Delay Time Clock to Serial out QS $t_{PLH}, t_{PHL} = (0.90 \text{ ns/pF}) \text{ C}_{L} + 305 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.36 \text{ ns/pF}) \text{ C}_{L} + 107 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.26 \text{ ns/pF}) \text{ C L} + 82 \text{ ns}$ | t <sub>PLH</sub> , t <sub>PHL</sub>    | 5.0<br>10<br>15 | _<br>_<br>_      | 350<br>125<br>95    | 600<br>250<br>190  | ns   |
| Clock to Serial out Q'S $t_{PLH}, t_{PHL} = (0.90 \text{ ns/pF}) \text{ C}_L + 350 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.36 \text{ ns/pF}) \text{ C}_L + 149 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.26 \text{ ns/pF}) \text{ C}_L + 62 \text{ ns}$                           |                                        | 5.0<br>10<br>15 | _<br>_<br>_      | 230<br>110<br>75    | 460<br>220<br>150  |      |
| Clock to Parallel out $t_{PLH}, t_{PHL} = (0.90 \text{ ns/pF}) \text{ C}_L + 375 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.35 \text{ ns/pF}) \text{ C}_L + 177 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.26 \text{ ns/pF}) \text{ C}_L + 122 \text{ ns}$                            |                                        | 5.0<br>10<br>15 | _<br>_<br>_      | 420<br>195<br>135   | 840<br>390<br>270  |      |
| Strobe to Parallel out $t_{PLH}, t_{PHL} = (0.90 \text{ ns/pF}) \text{ C}_L + 245 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.36 \text{ ns/pF}) \text{ C} \text{ L} + 127 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.26 \text{ ns/pF}) \text{ C}_L + 87 \text{ ns}$                    |                                        | 5.0<br>10<br>15 | _<br>_<br>_      | 290<br>145<br>100   | 580<br>290<br>200  |      |
| Output Enable to Output $t_{PHZ}, t_{PZL} = (0.90 \text{ ns/pF}) \text{ C}_L + 95 \text{ ns}$ $t_{PHZ}, t_{PZL} = (0.36 \text{ ns/PF}) \text{ C}_L + 57 \text{ ns}$ $t_{PHZ}, t_{PZL} = (0.26 \text{ ns/pF}) \text{ C}_L + 42 \text{ ns}$                             | t <sub>PHZ</sub> ,<br>t <sub>PZL</sub> | 5.0<br>10<br>15 | _<br>_<br>_      | 140<br>75<br>55     | 280<br>150<br>110  |      |
| $t_{PLZ}, t_{PZH} = (0.90 \text{ ns/pF}) \text{ C}_L + 180 \text{ ns}$<br>$t_{PLZ}, t_{PZH} = (0.36 \text{ ns/pF}) \text{ C}_L + 77 \text{ ns}$<br>$t_{PLZ}, t_{PZH} = (0.26 \text{ ns/pF}) \text{ C}_L + 57 \text{ ns}$                                              | t <sub>PLZ</sub> ,<br>t <sub>PZH</sub> | 5.0<br>10<br>15 | _<br>_<br>_      | 225<br>95<br>70     | 450<br>190<br>140  |      |
| Setup Time Data in to Clock                                                                                                                                                                                                                                           | t <sub>su</sub>                        | 5.0<br>10<br>15 | 125<br>55<br>35  | 60<br>30<br>20      | _<br>_<br>_        | ns   |
| Hold Time Clock to Data                                                                                                                                                                                                                                               | t <sub>h</sub>                         | 5.0<br>10<br>15 | 0<br>20<br>20    | - 40<br>- 10<br>0   | _<br>_<br>_        | ns   |
| Clock Pulse Width, High                                                                                                                                                                                                                                               | t <sub>WH</sub>                        | 5.0<br>10<br>15 | 200<br>100<br>83 | 100<br>50<br>40     | _<br>_<br>_        | ns   |
| Clock Rise and Fall Time                                                                                                                                                                                                                                              | $t_{\text{r(CI)}} \\ t_{\text{f(CI)}}$ | 5<br>10<br>15   | _<br>_<br>_      | _<br>_<br>_         | 15<br>5.0<br>4.0   | μs   |
| Clock Pulse Frequency                                                                                                                                                                                                                                                 | f <sub>cl</sub>                        | 5.0<br>10<br>15 | _<br>_<br>_      | 2.5<br>5.0<br>6.0   | 1.25<br>2.5<br>3.0 | MHz  |
| Strobe Pulse Width                                                                                                                                                                                                                                                    | t <sub>WL</sub>                        | 5.0<br>10<br>15 | 200<br>80<br>70  | 100<br>40<br>35     | _<br>_<br>_        | ns   |

<sup>7.</sup> The formulas given are for the typical characteristics only at 25°C.
8. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

#### **3-STATE TEST CIRCUIT**



#### **BLOCK DIAGRAM**



#### **DYNAMIC TIMING DIAGRAM**



#### **PACKAGE DIMENSIONS**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.740 | 0.770 | 18.80  | 19.55  |
| В   | 0.250 | 0.270 | 6.35   | 6.85   |
| С   | 0.145 | 0.175 | 3.69   | 4.44   |
| D   | 0.015 | 0.021 | 0.39   | 0.53   |
| F   | 0.040 | 0.70  | 1.02   | 1.77   |
| G   | 0.100 | BSC   | 2.54   | BSC    |
| Н   | 0.050 | BSC   | 1.27   | BSC    |
| J   | 0.008 | 0.015 | 0.21   | 0.38   |
| K   | 0.110 | 0.130 | 2.80   | 3.30   |
| L   | 0.295 | 0.305 | 7.50   | 7.74   |
| M   | 0°    | 10 °  | 0°     | 10 °   |
| 9   | 0.020 | 0.040 | 0.51   | 1.01   |

#### PACKAGE DIMENSIONS

## SOIC-16 **D SUFFIX**

PLASTIC SOIC PACKAGE CASE 751B-05



#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006)

IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

PER SIDE. PER SIDE.

DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL

|     | MILLIN | LIMETERS INCHES |       |       |
|-----|--------|-----------------|-------|-------|
| DIM | MIN    | MAX             | MIN   | MAX   |
| Α   | 9.80   | 10.00           | 0.386 | 0.393 |
| В   | 3.80   | 4.00            | 0.150 | 0.157 |
| С   | 1.35   | 1.75            | 0.054 | 0.068 |
| D   | 0.35   | 0.49            | 0.014 | 0.019 |
| F   | 0.40   | 1.25            | 0.016 | 0.049 |
| G   | 1.27   | 1.27 BSC        |       | ) BSC |
| J   | 0.19   | 0.25            | 0.008 | 0.009 |
| K   | 0.10   | 0.25            | 0.004 | 0.009 |
| M   | 0°     | 7°              | 0°    | 7°    |

5.80

6.20 0.229 0.244 0.50 0.010 0.019

#### TSSOP-16 **DT SUFFIX**

PLASTIC TSSOP PACKAGE CASE 948F-01 **ISSUE O** 



- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
  6. TERMINAL NILMBERS ARE SHOWN FOR
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.18     | 0.28   | 0.007     | 0.011 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252     | BSC   |  |
| M   | 0°       | 8°     | 0°        | 8°    |  |

#### PACKAGE DIMENSIONS

### SOEIAJ-16 F SUFFIX

PLASTIC EIAJ SOIC PACKAGE CASE 966-01 ISSUE O









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14 5M 1982
- 2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS D AND E DO NOT INCLUDE
  MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH
  OR PROTRUSIONS SHALL NOT EXCEED 0.15
- (0.006) PER SIDE.

  4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  5. THE LEAD WIDTH DIMENSION (b) DOES NOT
- 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIN   | IETERS | INC   | HES   |
|----------------|----------|--------|-------|-------|
| DIM            | MIN      | MAX    | MIN   | MAX   |
| Α              |          | 2.05   |       | 0.081 |
| A <sub>1</sub> | 0.05     | 0.20   | 0.002 | 0.008 |
| b              | 0.35     | 0.50   | 0.014 | 0.020 |
| С              | 0.18     | 0.27   | 0.007 | 0.011 |
| D              | 9.90     | 10.50  | 0.390 | 0.413 |
| Ε              | 5.10     | 5.45   | 0.201 | 0.215 |
| е              | 1.27 BSC |        | 0.050 | BSC   |
| HE             | 7.40     | 8.20   | 0.291 | 0.323 |
| L              | 0.50     | 0.85   | 0.020 | 0.033 |
| LE             | 1.10     | 1.50   | 0.043 | 0.059 |
| M              | 0 °      | 10 °   | 0 °   | 10°   |
| Q <sub>1</sub> | 0.70     | 0.90   | 0.028 | 0.035 |
| Z              |          | 0.78   |       | 0.031 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time) Email: ONlit–german@hibbertco.com

French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time)
Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, England, Ireland

#### CENTRAL/SOUTH AMERICA:

**Spanish Phone**: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549

Phone: 81–3–5740–2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.