# Notes

| Figure out a title for this chapter                        | 3 |
|------------------------------------------------------------|---|
| Rewrite this section                                       | 3 |
| add examples of a process and channels                     | 3 |
| Chapter sections are subject to change in name and order   | 5 |
| figure out a way to end this section                       | 7 |
| Chapter sections are subject to change in name and order   | 8 |
| Chapter sections are subject to change in name and order   | 9 |
| make a better title                                        | 9 |
| figure out a name for this subsection                      | 9 |
| Need to figure out more sections to explain whole datapath | 9 |
| figure out better naming for sections                      | 9 |

# Implementation of RISC-V in SME

Daniel Ramyar

January 3, 2020

# Contents

| 1 | Plac         | eholder                                                                 | 3  |  |  |  |  |  |  |  |  |  |  |  |  |
|---|--------------|-------------------------------------------------------------------------|----|--|--|--|--|--|--|--|--|--|--|--|--|
|   | 1.1          | Communicating Sequential Processes                                      | 3  |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 1.2          | Synchronous Message Exchange                                            | 4  |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              |                                                                         |    |  |  |  |  |  |  |  |  |  |  |  |  |
| 2 |              | ogic Design 5                                                           |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 2.1          | Boolean algebra                                                         |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.1.1 Unary operators                                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.1.2 Binary operators                                                  | 6  |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.1.3 Truth tables                                                      | 7  |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.1.4 Logic equations                                                   | 7  |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.1.5 Gates                                                             | 7  |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 2.2          | Combinational logic                                                     | 7  |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.2.1 Decoder                                                           |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.2.2 Multiplexor                                                       |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.2.3 Two-level logic                                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.2.4 Programmable logic array                                          |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2-2-12 170g-cammasic 108ic cara, 1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | •  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Intr         | oduction to RISC-V instructions                                         | 8  |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 3.1          | RISC-V Assembly                                                         | 8  |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 3.2          | Operands                                                                |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 3.2.1 Register                                                          |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 3.2.2 Memory Format                                                     |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 3.2.3 Const vs imm                                                      |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 3.3          | Numeral system of a computer                                            |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 0.0          | 3.3.1 base 2                                                            |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 3.3.2 signed unsigned                                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 3.4          | Instruction representation in binary                                    |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | $3.4 \\ 3.5$ | Operators                                                               |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 5.5          | Operators                                                               | O  |  |  |  |  |  |  |  |  |  |  |  |  |
| 4 | The          | RISC-V processor                                                        | 9  |  |  |  |  |  |  |  |  |  |  |  |  |
| - | 4.1          | Single Cycle RISC-V Units                                               |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 7.1          | 4.1.1 Program Counter                                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 4.1.2 Instruction Memory                                                |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 4.1.3 incrementor?                                                      |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              |                                                                         |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 2.0                                                                     |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              |                                                                         |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 4.1.6 Immediate generator                                               |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 4.0          | 4.1.7 Data Memory                                                       |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 4.2          | Designing the Control                                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 4.3          | Single Cycle RISC-V datapath                                            |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   | 4.4          | Improving the datapath                                                  |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 4.4.1 RV64I Base Instructions Support                                   |    |  |  |  |  |  |  |  |  |  |  |  |  |
|   |              | 4.4.2 Supporting R-Format                                               | 10 |  |  |  |  |  |  |  |  |  |  |  |  |

|     | 4.4.3 | Supporting I-Format                    | 10 |
|-----|-------|----------------------------------------|----|
|     |       | Supporting S-Format                    |    |
|     |       | Supporting B-Format                    |    |
|     |       | Supporting U-Format                    |    |
|     | 4.4.7 | Supporting J-Format                    | 10 |
| 4.5 | Debug | ging the instructions                  | 10 |
|     | 4.5.1 | Writing assembly to test instructions  | 10 |
|     | 4.5.2 | Writing simple C code to run on RISC-V | 10 |

## Placeholder

### 1.1 Communicating Sequential Processes

The problem with multiprocessor workloads is the sharing of memory. This creates a whole slew of problems. There are many different processes going on at once all having access to the same memory. Unless you got superpowers it is very hard to determine where in the program something goes wrong. It all boils down to the non-determinism.

For example if you are going to print multiple strings using multiple threads you don't know which string i going to be printed first it's gonna depend on the operating system not on anything in your code. That can create race conditions (meaning the behaviour in your code is dependent on the timing of different threads) which can cause unpredictable behaviour and therefore bugs which is undesirable.

This has been tried to been solved with mutexes or locks but this also have its downside inform of deadlocks where multiple processes are waiting for each other and because these processes are non-deterministic it is very hard to reproduce errors in your code which in turn makes it hard to debug and therefore hard to make reliable software.

This is where Communicating Sequential Processes (CSP) comes in. CSP was an algebra first proposed by Hoare [1]. CSP is build on two very basic primitives one is the process (which should not be confused with operating system processes) which could be an ordered sequence of operations. These processes do not share any memory so one process cannot access a specific value in another process (which solves a lot the problems we had with shared memory).

The other primitive is channels which is the way the processes communicate which each other. You can pass whatever you want through these channels and once you pass a value you loose access to it.

There is a lot of ways the processes and channels can be arranged the most simple one

Figure out a title for this chapter

Rewrite this section

add examples of a process and channels can be found in figure 1.1 which illustrates process 1 which passes a value onto a channel which process 2 takes as input. Some different configuations can be found in figures 1.2-1.4



Figure 1.1: CSP one to one



Figure 1.2: CSP one to many



Figure 1.3: CSP many to one



Figure 1.4: CSP many to many

### 1.2 Synchronous Message Exchange

Vinter and Skovhede [3] Vinter and Skovhede [4]

# Logic Design

This chapter aims to introduce the reader to the basics of logic design, which will be imperative to the understanding the subsequent chapters. The general structure of this chapter will be based on Appendix A in [2].

We will begin in section 2.1 by introducing the fundamental algebra and the physical building blocks, used to implement the algebra, such as the OR gate.

Hereafter we will be using these building blocks to design and create the core components used in the RISC-V architecture such as the decoder and multiplexer in section 2.2.

2.1 Boolean algebra

The fundamental tool used in logic design is a branch of mathematical logic called Boolean algebra. Compared to elementary algebra, where we deal with variables which represents some real or complex number, in Boolean algebra the variables are viewed as statements or propositions which is either *true* or *false*.

In addition to the variables in elementary algebra we also had a means of manipulating them. These manipulations are called operations which operates on the variables (operands) where the basic operators of algebra consists of

- The addition (+) operator which finds the total amount between two given operands.
- The subtraction (–) operator which finds the difference between two given operands.
- The multiplication (·) operator which repeats the addition operation a given number of times. For example  $3 \cdot 4 = 12$  would then be 3 times the addition operation with 4 as the variable 4 + 4 + 4 = 12.
- The division  $(\div)$  operator which can be viewed as the inverse of the multiplication operation. For example as before we had  $3 \cdot 4 = 12$  and to inverse it we would divide the right hand side like so  $3 = 12 \div 4$ .

Chapter sections are subject to change in name and order

In Boolean algebra we have a distinction between operators which work on one operand compared to two operands. These are called unary and binary operators respectively.

#### 2.1.1 Unary operators

For our first basic Boolean operator we have the logical complement operator, which is represented by NOT, !,  $\neg$  or  $\bar{x}$  in various literature and commonly referred to as the negation operator.

The negation operator inverts an operand such that  $\overline{true} = false$  and  $\overline{false} = true$ . Using a table we can neatly represent the complete function of the negation operator and is called an logic table.

A logic table has been created for the negation operator as can be seen in table 2.1. The first column represents our proposition and all its possible arguments true and false in this case. The second column is then the negated proposition.

| P     | $\neg P$ |
|-------|----------|
| true  | false    |
| false | true     |

Table 2.1: Logic table of the negation operator where P is our proposition which is either true or false and  $\overline{P}$  is our negated proposition

#### 2.1.2 Binary operators

The logical conjunction operator, which is represented by  $\wedge$  in mathematics; AND, &, && in computer science and a  $\cdot$  in electronic engineering and commonly referred to as the AND operator or the logical product. The AND operator only results in a true value if both of the operands are true.

A Logic table has been created for the AND operator and can be found in table 2.2. Here we have the two propositions P and Q in the first two columns and all possible permutations between them in the following rows. The last column then shows the resulting value after doing the AND operation between P and Q.

| P     | Q     | $P \wedge Q$ |
|-------|-------|--------------|
| true  | true  | true         |
| true  | false | false        |
| false | true  | false        |
| false | false | false        |

Table 2.2: Logic table of the AND operator where P is the first proposition and Q is the second. All possible permutations are then specified in each row for each proposition. The third column then shows the resulting value of the AND operation between P and Q.

•

• The logical disjunction operator (OR, —,  $\vee$ ) which results in a true value if one or more of the operands are true. For example  $true \vee false = true$ 

•

figure out a way to end this section

#### 2.1.3 Truth tables

To describe the complete function of for example the AND operator we would use a truth table

| P     | Q     | $P \wedge Q$ |
|-------|-------|--------------|
| true  | true  | true         |
| true  | false | false        |
| false | true  | false        |
| false | false | false        |

#### 2.1.4 Logic equations

#### 2.1.5 Gates

### 2.2 Combinational logic

- 2.2.1 Decoder
- 2.2.2 Multiplexor
- 2.2.3 Two-level logic
- 2.2.4 Programmable logic array

# Introduction to RISC-V instructions

This chapter aims to introduce the reader to the basics of machine language. Based on chapter 2 in [2]

Chapter sections are subject to change in name and order

- 3.1 RISC-V Assembly
- 3.2 Operands
- 3.2.1 Register
- 3.2.2 Memory Format
- 3.2.3 Const vs imm
- 3.3 Numeral system of a computer
- 3.3.1 base 2
- 3.3.2 signed unsigned
- 3.4 Instruction representation in binary
- 3.5 Operators

# The RISC-V processor

Chapter sections This chapter aims to introduce the reader to the basics of machine language. Based on are subject chapter 4 in [2] to change in name Single Cycle RISC-V Units 4.1 and order make a better title 4.1.1 **Program Counter** 4.1.2 **Instruction Memory** 4.1.3 incrementor? figure out a name for this Register 4.1.4 subsection Arithmetic Logic Unit (ALU) 4.1.5 4.1.6 Immediate generator 4.1.7 **Data Memory** Need to figure out more sec-Designing the Control 4.2 tions to explain Single Cycle RISC-V datapath 4.3 whole datapath Improving the datapath 4.4 figure out better naming for sections

- 4.4.1 RV64I Base Instructions Support
- 4.4.2 Supporting R-Format
- 4.4.3 Supporting I-Format
- 4.4.4 Supporting S-Format
- 4.4.5 Supporting B-Format
- 4.4.6 Supporting U-Format
- 4.4.7 Supporting J-Format
- 4.5 Debugging the instructions
- 4.5.1 Writing assembly to test instructions
- 4.5.2 Writing simple C code to run on RISC-V

### Risc V Reference Card

#### **Instruction Formats**

| 31         |                       | $^{25}$ | 24       | 20 | 19 |     | 15 | 14   | 12 | 11 | 7                | 6 |        | 0 |                |
|------------|-----------------------|---------|----------|----|----|-----|----|------|----|----|------------------|---|--------|---|----------------|
|            | funct7                |         | rs2      |    |    | rs1 |    | func | t3 |    | rd               |   | opcode |   | R-type         |
|            | imı                   | m[11:0] | 0]       |    |    | rs1 |    | func | t3 |    | $_{ m rd}$       |   | opcode |   | I-type         |
|            | imm[11:6]             |         | imm[5:0] |    |    | rs1 |    | func | t3 |    | rd               |   | opcode |   | $I$ -type $^*$ |
|            | imm[11:5]             |         | rs2      |    |    | rs1 |    | func | t3 | i  | mm[4:0]          |   | opcode |   | S-type         |
|            | imm[12 10:5]          |         | rs2      |    |    | rs1 |    | func | t3 | im | m[4:1 11]        |   | opcode |   | B-type         |
| imm[31:12] |                       |         |          |    |    |     |    |      |    |    | $_{\mathrm{rd}}$ |   | opcode |   | U-type         |
|            | imm[20 10:1 11 19:12] |         |          |    |    |     |    |      |    |    | rd               |   | opcode |   | J-type         |

<sup>\*</sup> This is a special case of the RV64I I-type format used by slli, srli and srai instructions where the lower 6 bits in the immediate are used to determine the shift amount (shamt). If slliw, srliw and sraiw are used it should generate an error if  $imm[6] \neq 0$ 

#### **RV64I Base Instructions**

| Name                                          | Fmt | Opcode  | Funct3 | Funct7/   | Assembly             | Description (in C)                                           |
|-----------------------------------------------|-----|---------|--------|-----------|----------------------|--------------------------------------------------------------|
|                                               |     | - F     |        | imm[11:5] |                      |                                                              |
| Add                                           | R   | 0110011 | 000    | 0000000   | add rd, rs1, rs2     | rd = rs1 + rs2                                               |
| Subtract                                      | R   | 0110011 | 000    | 0100000   | sub rd, rs1, rs2     | rd = rs1 - rs2                                               |
| AND                                           | R   | 0110011 | 111    | 0000000   | and rd, rs1, rs2     | rd = rs1 & rs2                                               |
| OR                                            | R   | 0110011 | 110    | 0000000   | or rd, rs1, rs2      | $rd = rs1 \mid rs2$                                          |
| XOR                                           | R   | 0110011 | 100    | 0000000   | xor rd, rs1, rs2     | $rd = rs1 \hat{r}s2$                                         |
| Shift Left Logical                            | R   | 0110011 | 001    | 0000000   | sll rd, rs1, rs2     | $rd = rs1 \ll rs2$                                           |
| Set Less Than                                 | R   | 0110011 | 010    | 0000000   | slt rd, rs1, rs2     | rd = (rs1 < rs2)?1:0                                         |
| Set Less Than (U)*                            | R   | 0110011 | 011    | 0000000   | sltu rd, rs1, rs2    | rd = (rs1 < rs2)?1:0                                         |
| Shift Right Logical                           | R   | 0110011 | 101    | 0000000   | srl rd, rs1, rs2     | $rd = rs1 \gg rs2$                                           |
| Shift Right Arithmetic <sup>†</sup>           | R   | 0110011 | 101    | 0100000   | sra rd, rs1, rs2     | $rd = rs1 \gg rs2$                                           |
| Add Word                                      | R   | 0111011 | 000    | 0000000   | addw rd, rs1, rs2    | rd = rs1 + rs2                                               |
| Subtract Word                                 | R   | 0111011 | 000    | 0100000   | subw rd, rs1, rs2    | rd = rs1 - rs2                                               |
| Shift Left Logical Word                       | R   | 0111011 | 001    | 0000000   | sllw rd, rs1, rs2    | $rd = rs1 \ll rs2$                                           |
| Shift Right Logical Word                      | R   | 0111011 | 101    | 0000000   | srlw rd, rs1, rs2    | $rd = rs1 \gg rs2$                                           |
| Shift Right Arithmetic Word <sup>†</sup>      | R   | 0111011 | 101    | 0100000   | sraw rd, rs1, rs2    | $rd = rs1 \gg rs2$                                           |
| Add Immediate                                 | I   | 0010011 | 000    |           | addi rd, rs1, imm    | rd = rs1 + imm                                               |
| AND Immediate                                 | I   | 0010011 | 111    |           | and rd, rs1, imm     | rd = rs1 & imm                                               |
| OR Immediate                                  | I   | 0010011 | 110    |           | or rd, rs1, imm      | rd = rs1   imm                                               |
| XOR Immediate                                 | I   | 0010011 | 100    |           | xor rd, rs1, imm     | rd = rs1 ' imm                                               |
| Shift Left Logical Immediate                  | I   | 0010011 | 001    | 0000000   | slli rd, rs1, shamt  | $rd = rs1 \ll shamt$                                         |
| Shift Right Logical Immediate                 | I   | 0010011 | 101    | 0000000   | srli rd, rs1, shamt  | $rd = rs1 \gg shamt$                                         |
| Shift Right Arithmetic Immediate <sup>†</sup> | I   | 0010011 | 101    | 0100000   | srai rd, rs1, shamt  | $rd = rs1 \gg shamt$                                         |
| Set Less Than Immediate                       | I   | 0010011 | 010    |           | slti rd, rs1, imm    | rd = (rs1 < imm)?1:0                                         |
| Set Less Than Immediate (U)*                  | I   | 0010011 | 011    |           | sltiu rd, rs1, imm   | rd = (rs1 < imm)?1:0                                         |
| Add Immediate Word                            | I   | 0011011 | 000    |           | addiw rd, rs1, imm   | rd = rs1 + imm                                               |
| Shift Left Logical Immediate Word             | I   | 0011011 | 001    | 0000000   | slliw rd, rs1, shamt | $rd = rs1 \ll shamt$                                         |
| Shift Right Logical Immediate Word            | I   | 0011011 | 101    | 0000000   | srliw rd, rs1, shamt | $rd = rs1 \gg shamt$                                         |
| Shift Right Arithmetic Imm Word <sup>†</sup>  | I   | 0011011 | 101    | 0100000   | sraiw rd, rs1, shamt | $rd = rs1 \gg shamt$                                         |
| Load Byte                                     | I   | 0000011 | 000    |           | lb rd, rs1, imm      | rd = M[rs1+imm][0:7]                                         |
| Load Half                                     | I   | 0000011 | 001    |           | lh rd, rs1, imm      | rd = M[rs1+imm][0:15]                                        |
| Load Word                                     | I   | 0000011 | 010    |           | lw rd, rs1, imm      | rd = M[rs1+imm][0:31]                                        |
| Load Doubleword                               | I   | 0000011 | 011    |           | ld rd, rs1, imm      | rd = M[rs1+imm][0:63]                                        |
| Load Byte (U)*                                | I   | 0000011 | 100    |           | lbu rd, rs1, imm     | rd = M[rs1+imm][0:7]                                         |
| Load Half (U)*                                | l I | 0000011 | 101    |           | lhu rd, rs1, imm     | rd = M[rs1+imm][0:15]                                        |
| Load Word (U)*                                | i   | 0000011 | 110    |           | lwu rd, rs1, imm     | rd = M[rs1 + lmm][0.16] $rd = M[rs1 + lmm][0.31]$            |
| Store Byte                                    | S   | 0100011 | 000    |           | sb rs1, rs2, imm     | M[rs1+imm][0:7] = rs2[0:7]                                   |
| Store Byte<br>Store Half                      | S   | 0100011 | 000    |           | sh rs1, rs2, imm     | M[rs1+imm][0.7] = rs2[0.7]<br>M[rs1+imm][0:15] = rs2[0:15]   |
| Store Word                                    | S   | 0100011 | 010    |           | sw rs1, rs2, imm     | M[rs1+imm][0.13] = rs2[0.13]<br>M[rs1+imm][0.31] = rs2[0.31] |
| Store Doubleword                              | s   | 0100011 | 011    |           | sd rs1, rs2, imm     | M[rs1+imm][0.63] = rs2[0.63]                                 |
| Branch If Equal                               | В   | 1100011 | 000    |           | beq rs1, rs2, imm    | if(rs1 == rs2) PC += imm                                     |
| Branch Not Equal                              | В   | 1100011 | 001    |           | bne rs1, rs2, imm    | if(rs1 != rs2) PC += imm                                     |
| Branch Less Than                              | В   | 1100011 | 100    |           | blt rs1, rs2, imm    | if(rs1 < rs2) PC += imm                                      |
| Branch Greater Than Or Equal                  | В   | 1100011 | 101    |           | bge rs1, rs2, imm    | $if(rs1 \ge rs2) PC += imm$                                  |
| Branch Less Than (U)*                         | В   | 1100011 | 110    |           | bltu rs1, rs2, imm   | if(rs1 < rs2) PC += imm                                      |
| Branch Greater Than Or Equal (U)*             | В   | 1100011 | 111    |           | bgeu rs1, rs2, imm   | if(rs1 > rs2) PC += imm                                      |
| Load Upper Immediate                          | U   | 0110111 | 111    |           | lui rd, imm          | $rd = imm \ll 12$                                            |
| Add Upper Immediate To PC                     | U   | 0010111 |        |           | auipc rd, imm        | rd = RRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRR                     |
| Jump And Link                                 | J   | 1101111 |        |           | jal rd, imm          | rd = PC + 4; $PC += imm$                                     |
| Jump And Link Register                        | I   | 1100111 | 000    |           | jalr rd, rs1, imm    | rd = PC + 4; $PC = rs1 + imm$                                |
| Jump And Dink Register                        | 1   | 1100111 | 000    |           | Jan 10, 151, 1111111 | 1 14 - 1 0 + 4, 1 0 - 151 + 111111                           |

<sup>\*</sup>Assumes values are unsigned integers and zero extends  $^\dagger$  Fills in with sign bit during right shift and msb (most significant bit) extends

### **RV64M Standard Extension Instructions**

| Name                                           | Fmt | Opcode  | Funct3 | Funct7  | Assembly            | Description (in C)             |
|------------------------------------------------|-----|---------|--------|---------|---------------------|--------------------------------|
| Multiply                                       | R   | 0110011 | 000    | 0000001 | mul rd, rs1, rs2    | $rd = (rs1 \cdot rs2)[63:0]$   |
| Multiply Upper Half                            | R   | 0110011 | 001    | 0000001 | mulh rd, rs1, rs2   | $rd = (rs1 \cdot rs2)[127:64]$ |
| Multiply Upper Half Sign/Unsigned <sup>†</sup> | R   | 0110011 | 010    | 0000001 | mulhsu rd, rs1, rs2 | $rd = (rs1 \cdot rs2)[127:64]$ |
| Multiply Upper Half (U)*                       | R   | 0110011 | 011    | 0000001 | mulhu rd, rs1, rs2  | $rd = (rs1 \cdot rs2)[127:64]$ |
| Divide                                         | R   | 0110011 | 100    | 0000001 | div rd, rs1, rs2    | rd = rs1 / rs2                 |
| Divide (U)*                                    | R   | 0110011 | 101    | 0000001 | divu rd, rs1, rs2   | rd = rs1 / rs2                 |
| Remainder                                      | R   | 0110011 | 110    | 0000001 | rem rd, rs1, rs2    | rd = rs1 % rs2                 |
| Remainder (U)*                                 | R   | 0110011 | 111    | 0000001 | remu rd, rs1, rs2   | rd = rs1 % rs2                 |
| Multiply Word                                  | R   | 0111011 | 000    | 0000001 | mulw rd, rs1, rs2   | $rd = (rs1 \cdot rs2)[63:0]$   |
| Divide Word                                    | R   | 0111011 | 100    | 0000001 | divw rd, rs1, rs2   | rd = rs1 / rs2                 |
| Divide Word (U)*                               | R   | 0111011 | 101    | 0000001 | divuw rd, rs1, rs2  | rd = rs1 / rs2                 |
| Remainder Word                                 | R   | 0111011 | 110    | 0000001 | remw rd, rs1, rs2   | rd = rs1 % rs2                 |
| Remainder Word (U)*                            | R   | 0111011 | 111    | 0000001 | remuw rd, rs1, rs2  | rd = rs1 % rs2                 |

<sup>\*</sup>Assumes values are unsigned integers and zero extends  $^\dagger$  Multiply with one operand signed and the other unsigned

# **Bibliography**

- [1] C. A. R. Hoare. Communicating sequential processes. Communications of the ACM, 21(8):666–677, 1978. ISSN 1557-7317.
- [2] D. A. Patterson and J. L. Hennessy. Computer Organization and Design RISC-V Edition: The Hardware Software/Interface. Morgan Kaufmann, 2017. ISBN 9780128122754.
- [3] B. Vinter and K. Skovhede. Synchronous message exchange for hardware designs. *Communicating Process Architectures*, pages 201–212, 2014.
- [4] B. Vinter and K. Skovhede. Bus centric synchronous message exchange for hardware designs. 2015.