# A 10bit, 100×100 pixel Photosensor

Carl Thyness, Student, NTNU and Daniel Vorhaug, Student, NTNU

Abstract—A 10-bit  $100\times100p$  photosensor is described. The design consisting of two parts that are simulated seperately. One part being a single pixel with a 10-bit digital-output, simulated in SPICE. The other being the digital system, including the array of pixels, all the necessary logic for correct timings, proper readout and control of the analog part. The digital part is simulated using SystemVerilog, and is scalable to any resoulution, bit depth and output bus width.

## I. INTRODUCTION

There are a number of different image sensor architectures that can be used to turn the signal on an array of photodiodes or phototransistors into a digital signal. One common method is to have one analog-to-digital converter (ADC) per column of pixels [1]. Another method, which the design discussed here uses, is a digital pixel sensor (DPS) [2], which has one ADC per pixel. Having one ADC per pixel has the advantage of avoiding column fixed-pattern noise that occurs with one ADC per column [2]. Unfortunately, as having an ADC in each pixel requires more transistor space, this could leave less space for a photodiode or phototransistor. However, using backside illumination, and using a stacked process which places the image sensors and ADCs on separate pieces of silicon that are then sandwiched together increases the usable image sensor area[3].

In this paper, we describe the design of a photosensor where the pixel-array resolution, the bit-depth of each pixel and output-bus-width is adjustable by changing a single parameter for each. The chip we will present has a resolution of 100x100 pixels, a bit depth of 10bit and an output-bus of 100bit (10 pixels). The design is based on the 2001 design by Kleinfelder, Lim, Liu and Gamal [2]. Our design mainly differs in the specifications it was made for while most of the implementation is similar if not the same. In implementation the main differences are the modularity of our chip and that we allow for less outside control of the chip. The last part will be done primarily for chip density and security. The resolution and bit depth will allow for use in more detail-demanding work.

### II. THEORY

Our design will be based on the one detailed in [2]. No further knowledge is required.

#### III. IMPLEMENTATION

For simplicity's sake the design has been split into two parts. An analog part consisting of a single pixel, and a digital part containing an array of a simplified model of the analog pixel and the necessary logic to read the pixel data.

## A. Analog

Our analog design consist of three important subcircuits: The actual sensor, the per pixel comparator and the per pixel memory. Each playing their part in getting a digital signal from every pixel. All circuits are based on the ones detailed in [2] and specifically the models made by Carsten Wulff [4].

1) Photosensor: The photosensor consists of six transistors, one phototransistor to convert photon radiation into an electrical signal and five transistors to handle the Read/Erase logic. The circuit is as shown in figure 1.



Fig. 1: Photosensor

1

The expose and erase transistors all have the same dimensions of w=0.5 $\mu m$  and l=0.15 $\mu m$ . The nmos are single transistors while the pmos are four transistors in parallel for as close to equal driving force as possible. We chose to model the phototransistor as a resistor and current source, while the lower transistor is used as a capacitor and we have therefore modelled it as such. When exposed a voltage will be built up over the phototransistor giving us a value dependent on the light levels hitting the pixel.

2) Comparator: The comparator is part of the per pixel ADC in our system. It is set up as a differential pair amplifier connected with two inverters. The two inverters are meant to amplify the signal from the differential pair, ensuring that even a small voltage difference flips the output completely between logical low and high. One input is the voltage from the sensor and one input is an analog ramp. The output of the comparator goes to the memory and is high when the sensor voltage is higher than the analog ramp. The circuit can be seen in figure 2.



Fig. 2: Comparator.

The transistor M5 is part of a current mirror, allowing us to control the current passing through the comparator. We set the current through this transistor to  $6\mu A$ . All transistors have the same width of  $0.5\mu m$ . The transistor in current mirrors have lengths  $0.5\mu m$  while the differential pair nmos and the inverter transistors all have length  $0.15\mu m$ . The current mirror transistors M1, M2 and M5 are all single transistors, giving us a low ratio between width and length which again ensures that they are all in strong inversion. The differential pair transistors M3 and M4 are both two transistors in parallel. This keeps them all in weak inversion. For the inverters we made the nmos (MI2 and MI4) single transistors while the pmos (MI1 and MI3) are four in parallel. This is to ensure close to equal driving force.

3) Memory: Each pixel has a 10bit memory, each bit is held by a 3t memory cell. Each pixel therefore have 10 memory cells, giving us a total of 30 transistors for the memory of each pixel. The circuit diagram of our 3t memory cells can be seen in figure 3.



Fig. 3: 3t memory cell.

When the signal from the comparator goes low the current value in each memory cell is held until it is either read out or the comparator signal goes high again. The data held in the memory is from our gray code counter, giving us a digital value for the pixel. All transistors have a length of  $0.13\mu m$  and are single transistors. When it comes to width M1 has  $w=0.2\mu m$ , M2 has  $w=0.4\mu m$  and M3 has  $w=1\mu m$ . These dimensions were chosen to minimise the footprint, especially important due to the large amount of transistors required by the memory.

## B. Digital

The digital part of the design is made in the hardware description language SystemVerilog. The sensor is split into modules shown in figure 4. The *Counter* counts up on the vertical buses and the pixels use this to digitize their analog readings. When this data is to be read out of the pixels, the *Memory controller* uses the *Row pointer* to tell which pixel row should be read out and uses the *Output bus* to put the data on a smaller bus to be written to the outside.



Fig. 4: Illustration of the modules in the SystemVerilog project and how they are connected. The pixel array in the dashed box shows for when it is compiled for a 2x2 array.

- 1) Pixel Top: The system interfaces with the world through the top-level modules' inputs and outputs. The top module takes in a system clock, driving the modules' own, and a reset signal. It outputs a data-bus and a clock. The clock signals when data is put on the bus. Size of the output-bus is configurable by changing a single parameter, but is set to 100 bit which is 10 10-bit pixels wide. Apart from this, the module only connects the state machine to the pixel array module.
- 2) State machine: A state machine module controls the timing of an image capture. The states and transitions are shown in figure 5. It uses a counter to time how many clock cycles it has been in each state and to keep track on when to transition to the next state. The state machine uses the rising edge of the system clock to increase a counter and check if it should transition. Then it uses the falling edge to apply the output signals the current state entails.



Fig. 5: State diagram of the main state machine.

- 3) Pixel array: The pixel array contains all the individual pixels and necessary logic to act upon the signals sent from the state machine module. In it we have each individual pixel (sorted in a grid), the counter, the memory controller, the row pointer and the output bus. The three last submodules are all used to control the output from the pixel onto the outpus bus.
- 4) Pixel: In Verilog we only have a model of how the actual analog pixel works. It is based on the model made by Carsten Wulff [4]. The model works by lowering the voltage value into the comparator by a constant value per clock cycle it is told to "expose" the phototransistor. The analog ramp is modeled as a value incrementing by a constant value per clock cycle we convert the analog signal. When the analog ramp gains a higher value than the one coming from the phototransistor we set the value out of the comparator low. The memory is continuously overwritten as long as the signal from the comparator is high and locks the current value when the comparator output signal goes low. Lastly the signal out of the pixel is set to high impedance when READ is low and to the inverted of the value currently in the memory when READ is high.
- 5) Counter: The counter give values in Gray code. It is written as a 10 bit full adder, adding 1 on the rising edge of the system clock. The current value is then converted into Gray code and sent out. When RESET is set high the counter is set to 0.
- 6) Memory controller: The memory controller is a four state finite state machine. It is an updated version of the one made by Carsten Wulff [4]. The states and their transitions can be seen in figure 6.



Fig. 6: State diagram of the memory controller.

First it sends a signal to the read pointer making it have one row write its' memory value onto the data bus. Second, during the next clock cycle, it has the output bus read this signal onto its' buffer. Third it has the output bus read the signal out sequentially (more on this in III-B8). Then the memory controller goes through these three states until all rows have been read out. Then it finally reaches the fourth state: Done. If the memory controller ever receives a reset signal it is reverted back to the Point to row state.

- 7) Row pointer: The row pointer takes in a binary value from the memory controller and through shifting sends out individual signals to each pixel row.
- 8) Output bus: The output bus is a parallel in, series out bus. It takes all values from a row into its buffer in parallel.. Then, as the data has been inverted when read out of the pixel memory, the data is inverted back in this module. After this the data is converted from Gray code back into natural binary code. Finally it reads the data out sequentially. The bus takes in 1kbit controlled by a read clock and then writes out 100 bit each clock cycle of a write clock coming from the memory controller.

## IV. RESULT

## A. Analog section

1) Current: Measurements of currents through one pixel can be seen in figure 7.



Fig. 7: Measured current through an individual pixel.

The current consumption varies a lot depending on the state, but most of the time there is simply an idle current, as can be seen in figure 8.



Fig. 8: Idle current of a single pixel.

The idle current is approximately  $6\mu A$  while the peak current consumption reaches a bit above 1.1mA. That specific peak is caused by the readout of the memory. This because high bits in the memory causes a short circuit when read out, more on this in IV-A4. A  $100 \times 100$  array would because of this have an idle current consumption of about 60 mA and a peak current consumption of 11 A from the pixel array, in addition to the digital logic. Other noticable peaks are:

- At  $41\mu s$ , which reaches  $350\mu A$  and is caused by the comparator flipping the output value.
- At the start and at  $54\mu s$ , these reach up to  $175\mu A$  and are caused by the erasure of former values in the memory and the beginning of a new exposure process.
- At  $26\mu s$  which reaches  $175\mu A$  and coincides with convert going high and the analog ramp starting.

The current between  $41\mu s$  and  $55\mu s$ , the peaks caused by the comparator flipping and the memory being read out,

is between 90 and 100  $\mu$ A. The absolute peak current is dependent on the value of the pixel as the more bits that are high the more short circuits and the more current drawn.

2) Photosensor verification: The storage capacitor should be charged to Reset  $V=1.1\mathrm{V}$  during the erase phase. Figure 9 shows that this is the case, but that turning off the transmission gate causes a voltage jump of  $12\mathrm{mV}$  and  $\frac{12\mathrm{mV}}{1100\mathrm{mV}}=1.10\%$ .



Fig. 9: Plot of storage capacitor voltage during the erase phase. Erase signal voltage is normalized to 1.15V.

During the expose part of taking a sample, the voltage across the storage capacitor should have time to converge. A plot of this is shown in figure 10. The figure shows voltage has almost converged, but also that turning on and off the expose transmission gate causes a ripple in the storage capacitor voltage. Turning it on causes a  $40 \mathrm{mV}$  (  $\frac{40 \mathrm{mV}}{1112 \mathrm{mV}} = 3.60\%$ ) drop and turning it off again causes a  $22 \mathrm{mV}$  (  $\frac{22 \mathrm{mV}}{853 \mathrm{mV}} = 2.58\%$ ) rise. When added with the jump from the erase phase these changes almost cancel each other out as 1.10% - 3.60% + 2.58% = 0.08%



Fig. 10: Plot of storage capacitor voltage during the expose phase. Expose signal voltage is normalized to 1V.

The capacitor should also hold its charge during the convert

phase. The plot in figure 11 indicates that the voltage falls by 875.0mV-856.5mV=18.5mV and  $\frac{18.5mV}{875.0mV}=2.1\%$ .



Fig. 11: Plot of storage capacitor voltage during the convert phase. Expose signal voltage is normalized to 1V.

3) Comparator delay: The comparator delay is measured from the time the sensor in voltage and the ramp voltage from figure 2 are equal, until the Comp in input on the memory from figure 3 has become low. Comp in is defined as low when it is 10% of the logic voltage  $0.1 \cdot 1.5V = 0.15V$ . A plot of ramp crossing sensor in is shown in figure 12 and Comp in reacting in figure 13. This shows that the comparator delay is  $37.16\mu s - 36.96\mu s = 0.2\mu s$ .



Fig. 12: Plot of ramp (vramp) crossing sensor in (vstore).







Fig. 15: Plot of a cell of memory when the read signal *read* goes high. vg is data stored in the memory and  $data\_5$  is the data in- and output.

4) Digital value gets stored in memory: The memory needs to store the current data when the signal from the comparator goes low. Figure 14 demonstrates that the value in the memory is kept when the comparator triggers.



Fig. 14: Plot of a cell of memory when the comparator signal *vcomp\_out* goes low. *vg* is data stored in the memory and *data\_6* is the data in- and output.



Fig. 16: Plot of a cell of memory when the read signal *read* goes high. vg is data stored in the memory and  $data_2$  is the data in- and output.

When the read signal is set high, the data in the memory cells should be output. The memory is inverting, so if a high value is stored, the output will be low and vice versa. This process creates a short circuit when the stored value is high. Figure 15 shows that a high stored bit leads to a low output signal when *read* is high, and Figure 16 shows that a low stored bit leads to a high output signal when *read* is high.

The sensor needs to work in the whole range of the ADC. Figure 17 shows a sample with a low current source in the photodiode model and 18 with a high current. All the phases of the sample cycle works as they should.



Fig. 17: One sample cycle with little light on the photodiode. vg is data stored in the memory,  $data\_6$  is the data in- and output, vstore is the storage capacitor voltage, vramp is the ramp and  $vcmp\_out$  is the output from the comparator.



Fig. 18: One sample cycle with much light on the photodiode. vg is data stored in the memory,  $data_6$  is the data in- and output, vstore is the storage capacitor voltage, vramp is the ramp and  $vcmp_out$  is the output from the comparator.

## B. Digital section

All modules that are a part of the digital section have its own test bench to determine that they work as intended. The test bench for Pixel Top tests the entire system.

Throughout the digital results we will show timing diagrams, some of these have been colour coded. Dark blue mean it is an input into the submodule, yellow means it is a clock, cyan means it is an internal signal only affecting the submodule, green means it is an output signal and purple signals denotes the current state of a state machine.

1) Pixel: The testbench for the pixel needs to show that it can do a sample cycle. As the pixel module is a simplified model of the analog pixel, it needs to behave as the pixel it represents. A state machine is used to cycle through the procedure of making a sample:

## 0 Erasing the pixel

- 1 Exposing/integrating the pixel
- 2 Converting the stored analog value into a digital value
- 3 Reading out the digital value

The testbench needs to verify that these phases are executed as they should on one individual pixel. Figure 19 shows that step 0, erasing, works. This and the following tests of the pixel are configured with a bit depth of 8 bits.



Fig. 19: Plot showing the effect on the *ERASE* signal going high.  $p\_data$  is the pixel memory, adc is the analog ramp and tmp is the model of the storage capacitor voltage. All of them are successfully reset to their original value.

A successful step 1, exposing, is shown in figure 20.



Fig. 20: The expose phase. *tmp* is the model of the storage capacitor voltage

Step 2, converting, is plotted in figure 21. The output from the comparator cmp goes low when adc and tmp and the data in the memory  $p\_data$  at that moment is kept.



Fig. 21: DATA is the in- and output of the pixel,  $p\_data$  is the pixel memory, cmp is the output from the comparator, adc is the analog ramp and tmp is the model of the storage capacitor voltage.

A step 3, readout, is shown in figure 22. The memory successfully puts its contents  $p\_data$  inverted on the bus *DATA* when *READ* goes high.



Fig. 22: READ is the read signal to the memory to put its content on the bus, DATA is the in- and output of the pixel and  $p\_data$  is the pixel memory.

2) Counter: The counter module test bench runs a clock to make the counter run through its length and the reset signal is triggered to verify that it works properly. Figure 23 shows the reaction from the counter when a reset is triggered. The internal counter value returns to 0, and so does the output the following clock cycle.



Fig. 23: Test results from the counter test bench. The figure is from a test with a bit depth of 5-bit to make the plots clearer. The plot "DATA" is the gray-coded number outputed from the counter module, the plot "counter" is the value of the counter before being gray-coded and the bottom plot "check" is the gray-coded number transformed back into a regular number by the test bench.

A Gray-decoder is used in the test bench to verify that the Gray-coder in the counter works. The output of the counter module is one clock cycle behind the binary counter inside it. If the Gray-coder works, the decoded signal should be the same as the one from the counter, but one cycle behind. Figure 24 shows a part of a test-log where this is the case, which indicates the Gray counter works.



Fig. 24: Test results from the counter test bench. The top plot "DATA" is the Gray-coded number outputed from the counter module, the middle plot "counter" is the value of the counter before being Gray-coded and the bottom plot "check" is the gray-coded number transformed back into a regular number by the test bench.

3) Memory Controller: For the purpose of having the results be presentable we will show a test of the memory controller where the parameters were quite different than in the full system. In this test the pixel height was set to 9, the width to 8 and the output bus was 40 bit, with other words 4 pixels, wide. The memory controller works as a state machine going through the following states:

0 Point to row

1 Read to buffer

- 2 Write out
- 3 Done

The test had the memory controller go through the states as if it controlled the write out of 8x9 pixel array through a 4 pixel wide output bus, but we will only show it process the last three rows. The results can be seen in figure 25.



Fig. 25: Test of the memory controller. Showing readout of last three rows.

As can be seen in 25 the memory controller moves through all states. Using one cycle on the point to row, one cycle on read to buffer and two cycles on write out. It takes two cycles to read out as it can only read out 4 pixels per cycle and the chip had a width of 8 pixels. The memory controller sends out one pulse on read clk out and two pulses on write clk out. These pulses are used by the output bus to read into its' buffer and then write the data out. For results from the full test see 31.

4) Row pointer: The row pointer takes in a control signal and uses bit shifting to send a read to one specific row. When it gets in 0 that means the first row should be read and when it gets in 5 that means the sixth row should be read. For presenting purposes the test shown will have the height set to 9 pixels. The results can be seen in figure 26.



Fig. 26: Test of the row pointer

As can be seen, the row pointer sends out a row of 0's with only a singular 1 in it. The position of the 1 is controlled by the control signal and as such the test is a success.

5) Output bus: The output bus takes in data from the pixels, inverts it back, converts it back from Gray code and writes it out. When it does this is dependent on the memory controller. One write out of a system with width 8, bit depth 10 and a bus width of 40bit can be seen in figure 27.



Fig. 27: Test of the output bus in a system with width 8, bit depth 10 and bus width 40bit.

As can be seen from the results the output bus only takes in signals and read them out when it gets the appropriate signals from the memory controller, namely read clk and write clk. It also converts the gray code correctly back into common binary values.

- 6) State machine: The state machine controlls the pixel array by sending signals to tell it what to do. The state machine iterates through 5 different states for this purpose:
  - 0) Erase
  - 1) Expose
  - 2) Convert
  - 3) Read
  - 4) Idle

The states last vastly different duration's and as such it is quite difficult to present in a nice manner. Therefore the test we will show has altered duration's for each state except Idle. We set the duration of erase to 10 cycles, expose to 11 cycles, convert to 9 cycles and read to 12 cycles. Idle was kept at 1 cycle. The results can be seen in figure 28.



Fig. 28: Test of the state machine with the duration of each state altered.

In 28 it is also shown the counter that keeps track of how long the state machine has been in each state. As we can see the state machine switches states after the correct amount of cycles.

7) Pixel top: As all subsystems have been tested and verified we will here only concern ourselves with the most important factors. That means we will only look at the current state, the data line within the pixel array and the output. The results from a simulation at full resolution can be seen in figure 29.



Fig. 29: Results from pixel top test.

As the results include thousands of clock cycles a lot details are hard to discern. The full VCD file from the simulation can be found in appendix C. For a more informative view we can zoom in on the write out. For this see figure 30.



Fig. 30: Results from pixel top test, zoomed in on write out.

Here we can see that the data is properly converted and written out. As all pixels are exposed for the same amount of time and modelled with the exact same parameters they all give out the same value.

## V. DISCUSSION

As a whole our results are promising. A  $0.2\mu s$  delay through the comparator means that we can ensure that all values are correct plus minus one quantization with a frequency as high as 5MHz. Furthermore the gray code counter ensures only minimal issues can be caused by timing errors elsewhere on the chip. The 10 bit pixel depth and resolution ensures a good quality picture and at potentially high frame rates, if the frequency can be delivered upon. Two main issues with our chip is the high transistor count, which can limit the pixel density, and high current consumption. The comparator, the main continuous current drain, uses  $6\mu$ A. Meaning our 100x100p chip uses about 60mA even when in standby. And the peak current of 11A would fry the chip in its current state. Lastly we have not synthesised and routed anything, meaning we have little to no knowledge on how parasitic effects would alter our results.

## VI. FUTURE WORK

- Tightening the current budget.
- Limiting the current when reading out of the on-pixel memory.
- Reduce transistor count and transistor size.
- Reducing comparator delay.
- Reducing the charge loss from the storage capacitor during the convert phase.
- Removal of waste cycles.

There are a number of places where it could be possible to limit the amount of cycles used.

- Removing the idle state from active use.
  - Could be unnecessary to spend one cycle here for every state change.
- Minimising exposure time to only what is necessary.
- Combining the point to row and read to buffer actions into one state.

If all systems were validated to have this not cause timing issues.

- Improving the DAC.
  - Could be possible to make either a more accurate or smaller digital to analog converter, all depending on the purpose and requirements.
- Have the output work by its' own clock.
  - Could allow for faster write speeds.
- Synthesis and routing.

## VII. CONCLUSION

We have designed and detailed a  $100\times100$  pixel photosensor utilising a per pixel ADC. Timings have been kept tight and the clock frequency could theoretically go as high as 5MHz with only minor issues. The standby current draw of the chip was about  $60 \, \mathrm{mA}$ , but with a peak current consumption of about  $11 \, \mathrm{A}$ . The transistor count was also quite high, incuring costs and limiting pixel density. The design was split into two parts, one analog and one digital. The digital system was detailed and simulated in systemVerilog, the analog system in SPICE. The analog system went into detail on the individual

pixel while the digital system described the composition of 26 \*\* SOFTWARE. the pixels and the logic used to get data out of the pixels  $\frac{27 \times x}{28 + x}$ in a systematic manner. The digital system was made to be 29 modular with respect to resolution, bit depth and output bus 30. SUBCKT PIXEL\_SENSOR VBN1 VRAMP VRESET ERASE EXPOSE READ 31+ DATA\_9 DATA\_8 DATA\_7 DATA\_6 DATA\_5 DATA\_4 DATA\_3 DATA\_2 width.

# VIII. APPENDIX APPENDIX A GITHUB REPOSITORY

https://github.com/DanielVorhaug/TFE4152-Project-Digital-Pixel-Sensor

# APPENDIX B FULL MEMORY CONTROLLER TEST



Fig. 31: Test of the memory controller, width of 8, height of 52 XM8 VCMP\_OUT DATA\_7 READ VSS MEMCELL 9, bit depth of 10 and output bus size of 40 bit.

#### APPENDIX C

#### VCD FILE FROM FULL RESOLUTION PIXEL TOP TEST

Note: In this file the frequency has been arbitrarily set to 20GHz. As the simulation only deals in logic, with no rise or 62c1 VG VSS 1p fall times, the frequency could have been set to anything and 63. ENDS it would not matter. The file can be downloaded here.

## APPENDIX D SPICE: PIXELSENSOR.CIR

```
2 * Pixel sensor
3 * *
4 * *
            Copyright (c) 2021 Carsten Wulff Software, Norway
5 * *
                    : wulff at 2021-7-22
6** Created
8 * *
     The MIT License (MIT)
9 * *
10 * *
     Permission is hereby granted, free of charge, to any
      person obtaining a copy
      of this software and associated documentation files (
      the "Software"), to deal
     in the Software without restriction, including without
      limitation the rights
      to use, copy, modify, merge, publish, distribute,
13 * *
      sublicense, and/or sell
      copies of the Software, and to permit persons to whom
      the Software is
15 * *
      furnished to do so, subject to the following conditions
16 * *
17 * *
     The above copyright notice and this permission notice
      shall be included in all
18 * *
      copies or substantial portions of the Software.
19 * *
     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF
20 * *
      ANY KIND, EXPRESS OR
     IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * *
       MERCHANTABILITY,
22** FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
      IN NO EVENT SHALL THE
23 * *
      AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM,
                                                                 103 * INVERTER
      DAMAGES OR OTHER
                                                                 104\,\mathrm{mp}3 VO2 VO VDD VDD pmos w=0.5u 1=0.15u m=4
24** LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
                                                                 105 mn3 VO2 VO VSS VSS nmos w=0.5u 1=0.15u
       OTHERWISE, ARISING FROM,
     OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
```

OTHER DEALINGS IN THE

```
DATA_1 DATA_0 VDD VSS
33
34XS1 VRESET VSTORE ERASE EXPOSE VDD VSS SENSOR
35
36 XC1 VCMP_OUT VSTORE VRAMP VDD VSS COMP
38 XM1 READ VCMP_OUT DATA_9 DATA_8 DATA_7 DATA_6 DATA_5 DATA_4
        DATA_3 DATA_2 DATA_1 DATA_0 VDD VSS MEMORY
40 .ENDS
41
42.SUBCKT MEMORY READ VCMP_OUT
43+ DATA_9 DATA_8 DATA_7 DATA_6 DATA_5 DATA_4 DATA_3 DATA_2
       DATA_1 DATA_0 VDD VSS
44
45 XM1 VCMP_OUT DATA_0 READ VSS MEMCELL
46 XM2 VCMP_OUT DATA_1 READ VSS MEMCELL
47 XM3 VCMP_OUT DATA_2 READ VSS MEMCELL
48 XM4 VCMP_OUT DATA_3 READ VSS MEMCELL
49 XM5 VCMP_OUT DATA_4 READ VSS MEMCELL
50 XM6 VCMP_OUT DATA_5 READ VSS MEMCELL
51 XM7 VCMP_OUT DATA_6 READ VSS MEMCELL
53 XM9 VCMP_OUT DATA_8 READ VSS MEMCELL
54 XM10 VCMP_OUT DATA_9 READ VSS MEMCELL
55
56 .ENDS
57
58.SUBCKT MEMCELL CMP DATA READ VSS
59M1 VG CMP DATA VSS nmos w=0.2u 1=0.13u
60M2 DATA READ DMEM VSS nmos w=0.4u l=0.13u
61M3 DMEM VG VSS VSS nmos w=1u 1=0.13u
65.SUBCKT SENSOR VRESET VSTORE ERASE EXPOSE VDD VSS
66
67 * Capacitor to model gate-source capacitance
68C1 VSTORE VSS 100f
69 Rleak VSTORE VSS 100T
70
71 * Switch to reset voltage on capacitor
72MnReset VRESET ERASE VSTORE VSS nmos w=0.5u 1=0.15u
73 XI1 ERASE ERASE N VDD VSS INVERTER
74MpReset VRESET ERASE_N VSTORE VDD pmos w=0.5u l=0.15u m=4
75 * Might want to drop m = 4 on the pmos
76
77 * Switch to expose pixel
78MnExpose VPG EXPOSE VSTORE VSS nmos w=0.5u 1=0.15u
79 XI2 EXPOSE EXPOSE_N VDD VSS INVERTER
80\,\mathrm{MpExpose} VPG EXPOSE_N VSTORE VDD pmos w=0.5u 1=0.15u m=4
81
82 \star Model photocurrent
83 \star Set current source between 10n and 22n
84* to test different light levels
85 Iphoto VSS VPG dc 17n
86 Rphoto VPG VSS 50Meg
87 .ENDS
88
89.SUBCKT COMP VCMP_OUT VSTORE VRAMP VDD VSS
90
91
92 mp1 VP VP VDD VDD pmos w=0.5u 1=0.5u
93 mp2 VO VP VDD VDD pmos w=0.5u 1=0.5u
95mn1 VP VSTORE VS VS nmos w=0.5u l=0.15u m=2
96 mn2 VO VRAMP VS VS nmos w=0.5u 1=0.15u m=2
98 I3 0 VBN1 dc 6u
99 *This is just making a current mirror out of the lowest
        transistor
100 mb1 VBN1 VBN1 VSS VSS nmos w=0.5u 1=0.5u
101 mb2 VS VBN1 VSS VSS nmos w=0.5u 1=0.5u
```

107 \* INVERTER

```
108\,\mathrm{mp4} VCMP_OUT VO2 VDD VDD pmos w=0.5u 1=0.15u m=4
                                                                      63
                                                                                     .VBN1 (vbn1),
                                                                                     .DATA_OUT_CLK (DATA_OUT_CLK),
109mn4 VCMP_OUT VO2 VSS VSS nmos w=0.5u 1=0.15u
                                                                      64
110
                                                                      65
                                                                                     .DATA_OUT (DATA_OUT)
111
                                                                      66
112
                                                                      67
113 .ENDS
                                                                      68 endmodule
114
115.SUBCKT INVERTER VIN VOUT VDD VSS
116\,\text{Ml} VOUT VIN VDD VDD pmos w=0.5u 1=0.15u m=4
117M2 VOUT VIN VSS VSS nmos w=0.5u 1=0.15u
118 ENDS
```

## APPENDIX E SYSTEMVERILOG: PIXELTOP.V

```
2module PIXEL TOP (
      input logic SYSTEM_CLK,
input logic SYSTEM_RESET,
3
4
5
      output logic DATA OUT CLK,
      output logic [OUTPUT_BUS_PIXEL_WIDTH*BIT_DEPTH-1:0]
6
           DATA_OUT
7);
      parameter WIDTH = 100;
parameter HEIGHT = 100;
8
9
      parameter OUTPUT_BUS_PIXEL_WIDTH = 10;
10
11
      parameter BIT_DEPTH = 10;
12
13
      logic power_enable;
14
      logic write_enable;
15
      logic counter_reset;
      logic counter_clock;
16
17
      real analog_ramp;
18
      logic reset;
19
      logic erase;
20
      logic expose;
21
      logic read_reset;
22
      logic read_clk_in;
23
      logic vbn1;
24
25
      PIXEL_STATE_MACHINE #(
26
              .WIDTH(WIDTH),
27
               .HEIGHT (HEIGHT),
28
               .BIT_DEPTH(BIT_DEPTH))
29
30
          pstate(
31
              .SYSTEM_CLK (SYSTEM_CLK),
               .SYSTEM_RESET (SYSTEM_RESET),
32
               .POWER_ENABLE (power_enable),
33
34
               .WRITE_ENABLE (write_enable),
               .COUNTER_RESET (counter_reset),
35
36
               .COUNTER_CLOCK (counter_clock),
37
               .ANALOG_RAMP (analog_ramp),
                                                      // Reset
38
               .RESET (reset),
                    voltage in paper
39
               .ERASE (erase),
                                                      // Pixel
                   reset in paper
               .EXPOSE (expose),
40
                                                      // PG in
                    paper
41
               .READ_RESET (read_reset),
               .READ_CLK_IN (read_clk_in),
42
43
               .VBN1 (vbn1)
                    ana_bias1
44
      ):
45
46
      PIXEL ARRAY #(
47
              .WIDTH (WIDTH),
               .HEIGHT (HEIGHT),
48
               .OUTPUT_BUS_PIXEL_WIDTH(OUTPUT_BUS_PIXEL_WIDTH)
49
50
               .BIT DEPTH(BIT DEPTH))
          pa1(
51
               .POWER_ENABLE (power_enable),
52
               .WRITE_ENABLE (write_enable),
53
54
               .COUNTER_RESET (counter_reset),
               .COUNTER_CLOCK (counter_clock),
55
56
               .ANALOG_RAMP (counter_clock),
57
               .RESET (reset),
58
               .ERASE (erase),
59
               .EXPOSE (expose),
60
               .SYSTEM_CLK (SYSTEM_CLK),
61
               .READ_RESET (read_reset),
62
               .READ_CLK_IN (read_clk_in),
```

# APPENDIX F SYSTEMVERILOG: PIXELSTATE.V

```
2//
                                                   3//
                                                              Copyright (c) 2021 Carsten Wulff Software, Norway
                                                   4//
                                                  5// Created
                                                                     : wulff at 2021-7-21
                                                   6//
                                                  7// The MIT License (MIT)
                                                  8//
                                                  9// Permission is hereby granted, free of charge, to any
                                                        person obtaining a copy
                                                  10 \ensuremath{//} of this software and associated documentation files (
                                                         the "Software"), to deal
                                                  11// in the Software without restriction, including without
                                                         limitation the rights
                                                  12// to use, copy, modify, merge, publish, distribute,
                                                         sublicense, and/or sell
                                                  13 \, / / copies of the Software, and to permit persons to whom
                                                         the Software is
                                                  14// furnished to do so, subject to the following conditions
                                                  15 //
                                                  16// The above copyright notice and this permission notice
                                                         shall be included in all
                                                  17// copies or substantial portions of the Software.
                                                  18 //
                                                  19// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF
                                                         ANY KIND, EXPRESS OR
                                                  20 \, / / IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
                                                          MERCHANTABILITY,
                                                  21 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
                                                         IN NO EVENT SHALL THE
                                                  22// AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM,
                                                         DAMAGES OR OTHER
.OUTPUT_BUS_PIXEL_WIDTH (OUTPUT_BUS_PIXEL_WIDTH) 23 // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
                                                         OTHERWISE, ARISING FROM,
                                                        OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
                                                         OTHER DEALINGS IN THE
                                                        SOFTWARE.
                                                  26 //
                                                  27 //
                                                  28
                                                  29 module PIXEL_STATE_MACHINE (
                                                        input logic SYSTEM_CLK,
                                                  31
                                                        input logic SYSTEM_RESET,
                                                  32
                                                        output logic POWER_ENABLE = 0,
                                                  33
                                                        output logic WRITE_ENABLE = 0,
                                                  34
                                                        output logic COUNTER_RESET = 0,
                                                  35
                                                        output logic COUNTER_CLOCK,
                                                        output real ANALOG_RAMP,
                                                  36
                                                        output logic RESET = 0,
                                                                                             // Reset voltage in
                                                        paper
output logic ERASE = 0,
                                                  38
                                                                                             // Pixel reset in
                                                            paper
                                                        output logic EXPOSE = 0,
                                                  39
                                                                                             // PG in paper
                                                  40
                                                        output logic READ_RESET = 0,
                                                  41
                                                        output logic READ_CLK_IN = 0,
                                                        output logic VBN1
                                                  42
                                                                                             // ana bias1
                                                  43);
                                                  44
                                                 45
                                                        parameter WIDTH = 2;
                                                        parameter HEIGHT = 2;
                                                  46
                                                  47
                                                        parameter OUTPUT_BUS_PIXEL_WIDTH = 2;
                                                  48
                                                        parameter BIT_DEPTH = 10;
                                                  49
                                                  50
                                                        parameter real dv_pixel = 0.5; //Set the expected
                                                            photodiode current (0-1)
                                                  51
                                                  52
                                                  53
                                                        assign COUNTER CLOCK
                                                                               = ANALOG_RAMP;
                                                  54
                                                        assign ANALOG_RAMP
                                                                                = convert ? SYSTEM_CLK : 0;
                                                  55
                                                        assign VBN1
                                                                                = EXPOSE ? SYSTEM_CLK : 0; //
                                                             Amount of posedges decides how low photodiode
                                                             voltage is
```

56

```
57
                                                                   134
                                                                                        convert
                                                                                                        <= 0;
                                                                                                       <= 0;
58
       // State Machine
                                                                   135
                                                                                       READ_RESET
59
                                                                   136
                                                                                       READ_CLK_IN
                                                                                                        <= 0:
60
       parameter STATE_ERASE=0, STATE_EXPOSE=1, STATE_CONVERT
                                                                   137
            =2, STATE_READ=3, STATE_IDLE=4;
                                                                   138
                                                                               endcase // case (state)
61
                                                                   139
62
       //State duration in clock cycles
                                                                   140
                                                                           end // always @ (state)
       parameter integer c_erase = 5;
parameter integer c_expose = 2**BIT_DEPTH - 1;
63
                                                                   141
64
                                                                   142
65
       parameter integer c_convert = 2**BIT_DEPTH - 1;
                                                                   143
                                                                           // Control the state transitions
66
       parameter integer c_read = (2+WIDTH/
                                                                   144
                                                                           always_ff @(posedge SYSTEM_CLK or posedge SYSTEM_RESET)
            OUTPUT_BUS_PIXEL_WIDTH) *HEIGHT + 1;
                                                                                begin
67
                                                                   145
                                                                               if(SYSTEM_RESET) begin
                                                                                   state = STATE_IDLE;
next_state = STATE_ERASE;
68
       parameter integer counter_max = (c_erase > c_expose ?
                                                                   146
            c_erase : c_expose) > (c_convert > c_read ?
                                                                   147
            c_convert : c_read) ? (c_erase > c_expose ? c_erase 148
                                                                                   counter = 0;
             : c_expose) : (c_convert > c_read ? c_convert :
                                                                   149
                                                                                   convert
                                                                                               = 0;
            c_read); // Finds which state duration is longest
                                                                               end
69
                                                                   151
                                                                               else begin
70
       logic [$clog2(counter_max)-1:0] counter;
                                                                                   case (state)
                           // Delay counter in state machine,
                                                                   153
                                                                                       STATE_ERASE: begin
            Assumes the longest state will be read
                                                                   154
                                                                                            if(counter == c_erase) begin
                                                                                                next_state <= STATE_EXPOSE;
state <= STATE_IDLE;
71
       logic
                                         convert = 0;
                                                                   155
72
       logic
                                         convert_stop;
                                                                   156
73
       logic [2:0]
                                         state, next_state;
                                                                   157
                                                                                            end
                // States
                                                                   158
74
                                                                   159
75
                                                                   160
                                                                                        STATE_EXPOSE: begin
                                                                                            if (counter == c_expose) begin
76
       // Control the output signals
                                                                   161
       always_ff @(negedge SYSTEM_CLK ) begin
77
                                                                   162
                                                                                               next_state <= STATE_CONVERT;
                                                                                                            <= STATE_IDLE;
78
           case (state)
                                                                   163
                                                                                                state
79
               STATE_ERASE: begin
                                                                   164
                                                                                            end
                                    <= 0;
80
                    POWER_ENABLE
                                                                   165
                                                                                        end
                                     <= 0;
81
                    WRITE_ENABLE
                                                                   166
                    COUNTER_RESET
                                    <= 1;
                                                                   167
                                                                                        STATE_CONVERT: begin
82
                    RESET
                                                                                            if(counter == c_convert) begin
83
                                     <= 0;
                                                                   168
                    ERASE
                                                                   169
                                                                                               next_state <= STATE_READ;
state <= STATE_IDLE;</pre>
84
                                     <= 1;
                    EXPOSE
                                                                   170
85
                                     <= 0;
                                                                   171
                                                                                            end
86
                    convert
                                     <= 0;
87
                    READ_RESET
                                                                   172
                                     <= 0:
                                                                                        end
88
                   READ_CLK_IN
                                     <= 0;
                                                                   173
                                                                                        STATE_READ: begin
89
                                                                   174
               end
                                                                                            90
                                                                   175
               STATE_EXPOSE: begin
91
                                                                   176
                    POWER_ENABLE
92
                                                                   177
                                     <= 1:
93
                                                                                            end
                    WRITE ENABLE
                                     <= 1;
                                                                   178
94
                    COUNTER_RESET
                                                                   179
                                    <= 0;
                                                                                       end
95
                   RESET
                                     <= 0;
                                                                   180
96
                    ERASE
                                     <= 0;
                                                                   181
                                                                                        STATE IDLE:
97
                                                                                           state <= next_state;
                   EXPOSE
                                     <= 1;
                                                                   182
98
                                     <= 0;
                    convert
                                                                   183
                    READ_RESET
99
                                     <= 0;
                                                                   184
                                                                                   endcase // case (state)
                                     <= 0;
100
                   READ_CLK_IN
                                                                   185
                                                                                   if(state == STATE IDLE)
101
                                                                   186
102
                                                                   187
                                                                                       counter = 0;
103
               STATE_CONVERT: begin
                                                                   188
104
                    POWER_ENABLE <= 1;
                                                                   189
                                                                                        counter = counter + 1;
105
                    WRITE ENABLE
                                     <= 1;
                                                                   190
106
                    COUNTER_RESET <= 0;
                                                                   191
107
                    RESET
                                     <= 0;
                                                                   192
                                                                           end // always @ (posedge clk or posedge reset)
                                     <= 0;
108
                    ERASE
                                                                   193
                                     <= 0;
109
                    EXPOSE
                                                                   194 endmodule
110
                    convert
                                     <= 1;
111
                    READ_RESET
                                     <= 0;
                                     <= 0;
112
                    READ_CLK_IN
                                                                                                APPENDIX G
113
114
                                                                                    SYSTEMVERILOG: PIXELARRAY.V
115
               STATE_READ: begin
                    POWER_ENABLE
116
117
                    WRITE_ENABLE
                                     <= 0;
                                                                     2 \, \text{module} \,\, \text{PIXEL\_ARRAY} \, (
                    COUNTER_RESET
118
                                                                          input logic POWER_ENABLE,
119
                    RESET
                                                                           input logic WRITE_ENABLE,
120
                    ERASE
                                     <= 0;
                                                                           input logic COUNTER_RESET,
121
                    EXPOSE
                                     <= 0;
                                                                           input logic COUNTER_CLOCK,
122
                    convert
                                     <= 0:
                                                                           input real ANALOG_RAMP,
123
                    READ_RESET
                                     <= 0;
                                                                                                     // Reset voltage in paper
                                                                           input logic RESET,
                   READ_CLK_IN
                                                                           input logic ERASE,
                                                                     9
                                                                                                     // Pixel reset in paper
125
                                                                    10
                                                                           input logic EXPOSE,
                                                                                                     // PG in paper
126
                                                                           input logic SYSTEM_CLK,
                                                                    11
127
               STATE_IDLE: begin
                                                                    12
                                                                           input logic READ_RESET,
                    POWER_ENABLE
                                     <= 0;
                                                                    13
                                                                           input logic READ_CLK_IN,
129
                    WRITE_ENABLE
                                     <= 0;
                                                                    14
                                                                           input logic VBN1,
130
                    COUNTER_RESET
                                     <= 0;
                                                                    15
131
                    RESET
                                     <= 0;
                                                                    16
                                                                           output logic DATA_OUT_CLK,
                                     <= 0;
132
                    ERASE
                                                                           output logic [OUTPUT_BUS_PIXEL_WIDTH*BIT_DEPTH-1:0]
                                                                    17
133
                    EXPOSE
                                     <= 0;
                                                                               DATA_OUT
```

```
18
                                                                 97
                                                                                            .READ(row_select[row]), // Read in
19);
                                                                                                paper
                                                                                            .DATA(data[BIT_DEPTH*(column+1)-1:
      parameter WIDTH = 2;
20
                                                                 98
21
      parameter HEIGHT = 2;
                                                                                                BIT DEPTH*(column)1)
22
      parameter OUTPUT_BUS_PIXEL_WIDTH = 2;
                                                                 99
                                                                               end
      parameter BIT_DEPTH = 8;
23
                                                                100
24
      parameter dv_pixel = 0.5;
                                                                101
                                                                           end
25
                                                                102
                                                                       endgenerate
26
      wire [BIT_DEPTH*WIDTH - 1:0] data;
                                                                103
27
      logic [BIT_DEPTH - 1:0] counter;
                                                                104 endmodule
28
      logic read_clk_out;
29
      logic [$clog2(HEIGHT):0] memory_row;
30
      logic memory_read_enable;
31
      logic [HEIGHT-1: 0] row_select;
                                                                                           APPENDIX H
32
                                                                               SYSTEMVERILOG: PIXELSENSOR.V
33
      PIXEL_ARRAY_COUNTER #(
34
              .BIT_DEPTH(BIT_DEPTH))
35
36
              .COUNTER_RESET (COUNTER_RESET) ,
                                                                 2//
              .COUNTER_CLOCK (COUNTER_CLOCK),
37
                                                                             Copyright (c) 2021 Carsten Wulff Software, Norway
                                                                 3//
38
              .DATA (counter)
                                                                  4//
39
      );
                                                                 5// Created
                                                                                    : wulff at 2021-7-21
40
                                                                  6//
41
      genvar i:
                                                                 7// The MIT License (MIT)
42
      generate
                                                                 8//
43
         for (i = 0; i < WIDTH; i = i + 1) begin
                                                                 9// Permission is hereby granted, free of charge, to any
44
             assign data[BIT_DEPTH*(i+1) - 1:BIT_DEPTH*i] =
                                                                       person obtaining a copy
                  WRITE_ENABLE ? counter : 'Z;
                                                                 45
         end
                                                                        the "Software"), to deal
      endgenerate
46
                                                                 11// in the Software without restriction, including without
47
                                                                        limitation the rights
48
      PIXEL_ARRAY_MEMORY_CONTROLLER #(
                                                                 12/\!/ to use, copy, modify, merge, publish, distribute,
49
              .HEIGHT (HEIGHT),
                                                                        sublicense, and/or sell
50
              .WIDTH (WIDTH),
                                                                 13// copies of the Software, and to permit persons to whom
51
              .OUTPUT_BUS_PIXEL_WIDTH(OUTPUT_BUS_PIXEL_WIDTH)
                                                                        the Software is
                  )
                                                                 14// furnished to do so, subject to the following conditions
52
          pamc1(
53
              .SYSTEM_CLK(SYSTEM_CLK),
                                                                 15 //
54
              .READ_RESET (READ_RESET),
                                                                 16// The above copyright notice and this permission notice
55
              .READ CLK IN (READ CLK IN) .
                                                                       shall be included in all
              .READ_CLK_OUT(read_clk_out),
56
                                                                 17 //
                                                                       copies or substantial portions of the Software.
57
              .WRITE_CLK_OUT (DATA_OUT_CLK),
                                                                 18 //
58
              .MEMORY_ROW(memory_row),
                                                                       THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF
                                                                 19 //
59
              .MEMORY_READ_ENABLE (memory_read_enable)
                                                                        ANY KIND, EXPRESS OR
60
      );
                                                                 20// IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
61
                                                                         MERCHANTABILITY,
      PIXEL_ARRAY_READ_POINTER #(
62
                                                                 21 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
63
              .HEIGHT (HEIGHT))
                                                                        IN NO EVENT SHALL THE
64
          parp1 (
                                                                 22 // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM,
65
              .CONTROL (memory_row),
                                                                       DAMAGES OR OTHER
66
              .ENABLE(memory_read_enable),
                                                                 23// LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
67
              .ROW_SELECT(row_select)
                                                                        OTHERWISE, ARISING FROM,
68
      );
                                                                 24// OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
69
                                                                        OTHER DEALINGS IN THE
70
      PIXEL_ARRAY_BUS #(
                                                                       SOFTWARE.
              .BIT_DEPTH(BIT_DEPTH),
71
                                                                 26 //
72
              .OUTPUT_BUS_PIXEL_WIDTH(OUTPUT_BUS_PIXEL_WIDTH)
                                                                 27 //
                                                                 28
73
              .WIDTH(WIDTH))
                                                                 29 //
74
          pabl(
                                                                 30 // Model of pixel sensor, including
75
              .DATA(data),
                                                                 31 // - Reset
76
              .READ_CLK(read_clk_out),
                                                                 32// - The sensor
77
              .OUT (DATA_OUT) ,
                                                                 33 //
                                                                      - Comparator
78
              .WRITE_CLK (DATA_OUT_CLK)
                                                                 34// - Memory latch
79
      );
                                                                 35 //
                                                                      - Readout of latched value
80
                                                                 36 //
81
                                                                 37module PIXEL SENSOR
82
          // Pixels
                                                                 38
      genvar column;
83
                                                                                                    // Amount of posedges
                                                                 39
                                                                      input logic
                                                                                       VBN1.
84
      genvar row;
                                                                          decides how low photodiode is
85
      generate
                                                                      input logic
                                                                 40
                                                                                       RAMP.
          for(column = 0; column < WIDTH; column = column +</pre>
86
                                                                                       RESET,
                                                                 41
                                                                      input logic
                                                                                                     // Reset voltage in paper,
               1)begin
                                                                           this variable is not used
87
              for(row = 0; row < HEIGHT; row = row + 1)begin</pre>
                                                                 42
                                                                      input logic
                                                                                                     // Pixel reset in paper
                                                                                       ERASE.
                  PIXEL_SENSOR #(
                                                                                       EXPOSE.
                                                                                                     // PG in paper
                                                                 43
                                                                      input logic
                          .BIT_DEPTH(BIT_DEPTH),
89
                                                                                                     // Read in paper
                                                                 44
                                                                      input logic
                                                                                       READ.
                          .dv_pixel(dv_pixel))
                                                                      inout [BIT_DEPTH - 1:0] DATA
                                                                 45
91
                      ps(
                                                                 46
92
                          .VBN1(VBN1).
                                                                 47
93
                           .RAMP (ANALOG_RAMP),
                                                                 48
                           .RESET (RESET),
                                                   // Reset
                                                                 49
                                                                      parameter integer BIT_DEPTH = 8;
                               voltage in paper
                                                                 50
95
                           .ERASE (ERASE),
                                                    // Pixel
                                                                 51
                                                                      real
                                                                                       v erase
                                                                                                     = 1.1;
                               reset in paper
                                                                                                     = 0.5;
                                                                 52
                                                                                       v_min
                                                                      real
                                                   // PG in
96
                           .EXPOSE (EXPOSE),
                                                                 53
                                                                                                     = (v_erase-v_min)/(2**
                                                                      real
                                                                                       1sh
                               paper
                                                                          BIT_DEPTH);
```

```
54
                        lsb\_expose = (v\_erase-v\_min)/(2**
                                                                    20
                                                                                   // Gray-coding the counter
          BIT_DEPTH);
                                                                              DATA[BIT_DEPTH-1] <= counter[BIT_DEPTH-1];
DATA[BIT_DEPTH-2:0] <= counter[BIT_DEPTH-1:1]
                                                                    21
55
      parameter real
                       dv_pixel
                                      = 0.8:
                                                                    22
56
                                                                                    counter[BIT_DEPTH-2:0];
57
                                                                    23
                                                                           end
                        tmp;
      logic
58
                        cmp;
                                                                    24
59
      real
                        adc;
                                                                    25 endmodule
60
61
      logic [BIT_DEPTH - 1:0]
                                     p_data;
62
                                                                                                APPENDIX J
63
      // ERASE
64
                                                                       SYSTEMVERILOG: PIXELARRAYMEMORYCONTROLLER.V
65
      // Reset the pixel value on pixRst
66
67
      always @(ERASE) begin
                                                                     2module PIXEL_ARRAY_MEMORY_CONTROLLER (
         tmp = v_erase;
68
                                                                          input logic SYSTEM_CLK,
input logic READ DEGET
                                                                     3
         p_data = 0;
69
                                                                                   logic READ_RESET,
                                                                          input
70
         cmp = 1;
                                                                          input logic READ_CLK_IN,
output logic READ_CLK_OUT = 0,
                                                                     5
71
         adc = v_min;
                                                                     6
72
                                                                          output logic WRITE_CLK_OUT,
73
                                                                          output logic [$clog2(HEIGHT):0] MEMORY_ROW = -1,
                                                                     8
74
                                                                           output logic MEMORY_READ_ENABLE = 0
                                                                     9
75
      // SENSOR
                                                                    10);
76
                                                                    11
      // Use bias to provide a clock for integration when
77
                                                                    12
                                                                          parameter integer WIDTH = 2;
          exposing
                                                                    13
                                                                          parameter integer HEIGHT = 2;
78
      always @(posedge VBN1) begin
                                                                           parameter integer OUTPUT_BUS_PIXEL_WIDTH = 2; // Needs
                                                                    14
79
        if (EXPOSE)
                                                                               to go up in WIDTH
80
          tmp = tmp - dv_pixel*lsb_expose;
                                                                    15
81
                                                                    16
82
                                                                          parameter integer POINT_TO_ROW = 0, READ_TO_BUFFER = 1,
                                                                    17
83
                                                                                WRITE_OUT = 2, DONE = 3;
      // Comparator
84
                                                                    18
85
                                                                    19
                                                                           logic control_clk;
      // Use ramp to provide a clock for ADC conversion,
86
                                                                    20
                                                                           logic [1:0] state
                                                                                                    = DONE;
          assume that ramp
                                                                    21
                                                                           logic state_enable
                                                                                                   = 0;
      // and DATA are synchronous
87
                                                                    22
                                                                           logic write_out_enable = 0;
      always @(posedge RAMP) begin
88
                                                                    23
89
         adc = adc + lsb;
                                                                    24
                                                                           logic [$clog2(WIDTH):0] write_number = 0;
90
         if(adc > tmp)
                                                                    25
          cmp <= 0;
91
                                                                    26
                                                                           always_ff @(posedge READ_CLK_IN) begin
92
      end
                                                                    27
                                                                               state_enable <= 1;
93
                                                                    28
                                                                               state
                                                                                                    <= 0;
94
                                                                    29
                                                                               MEMORY_READ_ENABLE <= 1;</pre>
      // Memory latch
95
                                                                    30
                                                                               MEMORY_ROW
96
                                                                    31
97
      always comb begin
                                                                    32
98
         if(cmp) begin
                                                                           assign control_clk = state_enable ? SYSTEM_CLK :
                                                                    33
99
           p_data = DATA;
                                                                                0:
100
         end
                                                                           assign WRITE_CLK_OUT = write_out_enable ? control_clk :
101
      end
102
                                                                    35
103
                                                                    36
                                                                          always_ff @(posedge control_clk) begin
      // Readout
104
                                                                    37
105
                                                                    38
                                                                               case (state)
      // Assign data to bus when pixRead = 1
106
                                                                    39
                                                                                   POINT_TO_ROW:
107
      // The readout of the memory inverts the data
                                                                    40
                                                                                       begin
108
      assign DATA = READ ? ~p_data : 'Z;
                                                                    41
                                                                                            write_out_enable
109
                                                                    42
                                                                                           MEMORY_ROW
                                                                                                                 <= MEMORY_ROW + 1;
110endmodule // re_control
                                                                    43
                                                                                                                 <= READ_TO_BUFFER;
                                                                                           state
                                                                    44
                                                                                       end
                                                                    45
                                                                    46
                                                                                   READ_TO_BUFFER:
                            APPENDIX I
                                                                    47
                                                                                       begin
          SYSTEMVERILOG: PIXELARRAYCOUNTER.V
                                                                                           READ_CLK_OUT
                                                                    48
                                                                                                                 <= 1:
                                                                    49
                                                                                                                 <= WRITE_OUT;
                                                                                           state
                                                                    50
                                                                                           write_number
                                                                                                                 <= 0:
                                                                    51
 2
                                                                                       end
 3module PIXEL_ARRAY_COUNTER (
                                                                    52
       input logic COUNTER_RESET,
                                                                    53
                                                                                   WRITE OUT:
 4
               logic COUNTER_CLOCK,
                                                                    54
 5
       input
                                                                                       begin
       output logic [BIT_DEPTH - 1:0] DATA
                                                                    55
                                                                                           READ_CLK_OUT
 6
                                                                                                                 <= 0:
 7);
                                                                    56
                                                                                            write_out_enable
                                                                                                                 <= 1;
                                                                    57
 8
                                                                                            write_number
                                                                                                                 <= write_number +
 9
       parameter BIT_DEPTH = 10;
                                                                                                1;
10
                                                                    58
                                                                                            if (write_number == WIDTH/
    OUTPUT_BUS_PIXEL_WIDTH - 1) begin
```

59

60

61

62

63

64

65

66

state <= (MEMORY\_ROW == HEIGHT - 1)

? DONE : POINT\_TO\_ROW;

MEMORY\_READ\_ENABLE <= 0;</pre>

end

end

DONE:

11

12

13

14

15

16

17

18

19

logic [BIT\_DEPTH - 1:0] counter = '0;

counter <= counter + 1;

COUNTER\_RESET) begin

counter <= 0;

end else begin

if (COUNTER\_RESET) begin

always\_ff @(posedge COUNTER\_CLOCK or posedge

```
67
                          MEMORY ROW
                                                   <= -1;
68
                           state_enable
                                                   <= 0;
69
                      end
70
71
                 default:
72
73
                     begin
                      end
74
            endcase
75
76
       end
77
78 endmodule
```

# APPENDIX K

### SYSTEMVERILOG: PIXELARRAYREADPOINTER.V

```
1
2module PIXEL_ARRAY_READ_POINTER (
3 input logic [$clog2(HEIGHT):0] CONTROL,
4 input logic ENABLE,
5 output logic [HEIGHT-1:0] ROW_SELECT
6);
7
8parameter integer HEIGHT = 2;
9
10assign ROW_SELECT = ENABLE ? (1 << CONTROL) : '0;
11
12endmodule</pre>
```

# APPENDIX L SYSTEMVERILOG: PIXELARRAYBUS.V

```
2module PIXEL_ARRAY_BUS (
3
      input
             logic [WIDTH*BIT_DEPTH-1:0] DATA,
4
      input
              logic READ CLK,
              logic WRITE_CLK,
      input
6
             logic [OUTPUT_BUS_PIXEL_WIDTH*BIT_DEPTH-1:0]
      output
           OUT
7);
9
      parameter integer BIT_DEPTH = 8;
      parameter integer OUTPUT_BUS_PIXEL_WIDTH = 2;
10
11
      parameter integer WIDTH = 2;
12
      logic [WIDTH*BIT_DEPTH-1:0] buffer = '0;
      logic [OUTPUT_BUS_PIXEL_WIDTH*BIT_DEPTH-1:0] converted;
13
15
          // Reads data from one row into the buffer
16
17
      always_ff @(posedge READ_CLK) begin
18
          buffer <= ~DATA; // Data is inverted back after it
               has been inverted by the pixel-memory
19
      end
20
21
22
23
          // Shift register: Sequences data to be written out
                of the system
24
      genvar i;
25
      generate for(i = 0; i < WIDTH/OUTPUT_BUS_PIXEL_WIDTH-1;</pre>
            i++) begin
              always_ff @(posedge WRITE_CLK) begin
26
                  buffer[BIT_DEPTH*OUTPUT_BUS_PIXEL_WIDTH*(i
27
                       +1)-1:BIT_DEPTH*OUTPUT_BUS_PIXEL_WIDTH*
                       i] <= buffer[BIT_DEPTH*
                       OUTPUT_BUS_PIXEL_WIDTH*(i+2)-1:
                       BIT_DEPTH*OUTPUT_BUS_PIXEL_WIDTH*(i+1)
28
29
          end
30
      endgenerate
31
32
      always_ff @(posedge WRITE_CLK) begin
          buffer[WIDTH*BIT_DEPTH-1:WIDTH*BIT_DEPTH-
33
               OUTPUT_BUS_PIXEL_WIDTH*BIT_DEPTH] <= '0;
34
      end
35
36
37
38
          // Gray decoder: Turns Gray coded data from the end
```

of the shift register into regular binary

```
39
      genvar pixel;
40
      genvar index;
41
      generate
42.
43
           for (pixel = 1; pixel < OUTPUT_BUS_PIXEL_WIDTH+1;</pre>
                pixel++) begin
44
               assign converted[pixel*BIT_DEPTH-1] = buffer[
                    pixel*BIT_DEPTH-1];
45
46
               for (index = 2; index < BIT_DEPTH+1; index++)</pre>
47
                   assign converted[pixel*BIT_DEPTH - index] =
                          converted[pixel*BIT_DEPTH - index+1] ^
                          buffer[pixel*BIT_DEPTH - index];
48
               end
49
           end
50
51
      endgenerate
52
53
54
55
           // Writes data to output
56
      always_ff @(posedge WRITE_CLK) begin
57
           OUT <= converted;
58
59
60
61 endmodule
```

## REFERENCES

- [1] Y. Oike, K. Akiyama, L. D. Hung, W. Niitsuma, A. Kato, M. Sato, Y. Kato, W. Nakamura, H. Shiroshita, Y. Sakano, Y. Kitano, T. Nakamura, T. Toyama, H. Iwamoto, and T. Ezaki, "An 8.3m-pixel 480fps global-shutter cmos image sensor with gain-adaptive column adcs and 2-on-1 stacked device structure," in 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), 2016, pp. 1–2.
- [2] S. Kleinfelder, S. Lim, X. Liu, and A. E. Gamal, "A 10 000 frames/s cmos digital pixel sensor," *JSSC*, vol. 36, no. 12, pp. 2049–2059, 2001.
- [3] C. Liu, L. Bainbridge, A. Berkovich, S. Chen, W. Gao, T.-H. Tsai, K. Mori, R. Ikeno, M. Uno, T. Isozaki, Y.-L. Tsai, I. Takayanagi, and J. Nakamura, "A 4.6m, 512×512, ultra-low power stacked digital pixel sensor with triple quantization and 127db dynamic range," in 2020 IEEE International Electron Devices Meeting (IEDM), 2020, pp. 16.1.1–16.1.4.
- [4] C. Wulff. (2021) Dicex (design of integrated circuits examples). [Online]. Available: https://github.com/wulffern/dicex