



Daniele De Sensi, Salvatore Di Girolamo, Saleh Ashkboos, Shigang Li, Torsten Hoefler











2x traffic reduction compared to host-based allreduce



2x bandwidth improvement





## **MISSING FEATURES**



Custom
operators and
datatypes



Support for **sparse data** 



Reproducibility





# **EXISTING SWITCHES ARCHITECTURES**







## **FLARE**



Programmable switch architecture



Set of algorithms



Performance and memory occupancy models



Programmable switch architecture





## **SWITCH ARCHITECTURE**







#### **SWITCH ARCHITECTURE**



PsPIN: A high-performance low-power architecture for flexible in-network compute - S. Di Girolamo et al. - ISCA'21 sPIN: High-performance streaming Processing in the Network – T. Hoefler et al. – SC'17





#### **PSPIN ARCHITECTURE**

Shared memory (~20 cycles accesses)



PsPIN: A high-performance low-power architecture for flexible in-network compute - S. Di Girolamo et al. - ISCA'21





## **ADVANTAGES**



Processing functions specified as **C kernels** 



Coverage of more use cases



We can fit 512 cores + memory



# **Algorithms**





## **KEY FEATURES**



Where to store the data



How to access the data



How to manage sparse data





## **KEY FEATURES**



Where to store the data



How to access the data



How to manage sparse data





## **DATA TRANSMISSION**

Host 0

Packet 0,0

Packet 0,1

Packet 0,2

Packet 0,3

Packet 0,4





#### **DATA AGGREGATION**

Host 0 Host 1

Host 2









## **PACKET SCHEDULING**







## **KEY FEATURES**



Where to store the data



How to access the data



How to manage sparse data





#### SHARED BUFFER CONTENTION







# **SHARED BUFFER CONTENTION**







## **SHARED BUFFER CONTENTION**











#### **HOW TO REDUCE CONTENTION**



 $\mathcal{Q} = (Q+1)K = \frac{PK}{S}\left(1 - \frac{\delta_k}{\tau}\right) + K$ 



#### PERFORMANCE AND MEMORY MODELLING







## **KEY FEATURES**



Where to store the data



How to access the data



How to manage sparse data











# **SPARSE DATA STORAGE – HASH TABLE**





# **DATA FILL-IN**







## TWO-LEVEL APPROACH





**Evaluation** 





## **RESULTS – SINGLE SWITCH**







## **RESULTS - 64 NODES, 2-LEVELS FAT TREE**





Communication time of a ResNet50 iteration with sparsified gradients (0.2% density)





#### **CONCLUSIONS**







