# Digital Design & Computer Architecture Sarah Harris & David Harris

Chapter 6:
Architecture

#### Chapter 6 :: Topics

- Introduction
- Assembly Language
- Programming
- Machine Language
- Addressing Modes
- Lights, Camera, Action:
   Compiling, Assembly, & Loading
- Odds & Ends



#### Introduction

- Jumping up a few levels of abstraction
- Architecture: programmer's view of computer
  - Defined by instructions & operand locations
- Microarchitecture: how to implement an architecture in hardware (covered in Chapter 7)



## Assembly Language

- Instructions: commands in a computer's language
  - Assembly language: human-readable format of instructions
  - Machine language: computer-readable format (1's and 0's)

#### RISC-V architecture:

- Developed by Krste Asanovic, David Patterson and their colleagues at UC Berkeley in 2010.
- First widely accepted open-source computer architecture

Once you've learned one architecture, it's easier to learn others

#### Kriste Asanovic

- Professor of Computer
   Science at the University of California, Berkeley
- Developed RISC-V during one summer
- Chairman of the Board of the RISC-V Foundation
- Co-Founder of SiFive, a company that commercializes and develops supporting tools for RISC-V



#### **Andrew Waterman**

- Co-founded SiFive with Krste Asanovic
- Weary of existing instruction set architectures (ISAs), he codesigned the RISC-V architecture and the first RISC-V cores
- Earned his PhD in computer science from UC Berkeley in 2016



#### **David Patterson**

- Professor of Computer Science at the University of California, Berkeley since 1976
- Coinvented the Reduced Instruction Set Computer (RISC) with John Hennessy in the 1980's
- Founding member of RISC-V team.
- Was given the Turing Award (with John Hennessy) for pioneering a quantitative approach to the design and evaluation of computer architectures.



#### John Hennessy

- President of Stanford University from 2000 - 2016.
- Professor of Electrical Engineering and Computer Science at Stanford since 1977
- Coinvented the Reduced Instruction Set Computer (RISC) with David Patterson in the 1980's
- Was given the Turing Award (with David Patterson) for pioneering a quantitative approach to the design and evaluation of computer architectures.



#### **Architecture Design Principles**

Underlying design principles, as articulated by Hennessy and Patterson:

- 1. Simplicity favors regularity
- 2. Make the common case fast
- 3. Smaller is faster
- 4. Good design demands good compromises

## Chapter 6: Architecture

## Instructions

#### Instructions: Addition

```
C Code RISC-V assembly code a = b + c; add a, b, c
```

- add: mnemonic indicates operation to perform
- b, c: source operands (on which the operation is performed)
- a: destination operand (to which the result is written)

#### Instructions: Subtraction

#### Similar to addition - only mnemonic changes

```
C Code
```

```
a = b - c;
```

#### RISC-V assembly code

```
sub a, b, c
```

- sub: mnemonic
- b, c: source operands
- destination operand

## Design Principle 1

#### Simplicity favors regularity

- Consistent instruction format
- Same number of operands (two sources and one destination)
- Easier to encode and handle in hardware

### Multiple Instructions

More complex code is handled by multiple RISC-V instructions.

#### C Code

$$a = b + c - d;$$

#### **RISC-V** assembly code

```
add t, b, c \# t = b + c sub a, t, d \# a = t - d
```

## Design Principle 2

#### Make the common case fast

- RISC-V includes only simple, commonly used instructions
- Hardware to decode and execute instructions can be simple, small, and fast
- More complex instructions (that are less common) performed using multiple simple instructions
- RISC-V is a reduced instruction set computer (RISC),
   with a small number of simple instructions
- Other architectures, such as Intel's x86, are complex instruction set computers (CISC)

## Chapter 6: Architecture

# Operands

#### Operands

- Operand location: physical location in computer
  - Registers
  - Memory
  - Constants (also called *immediates*)

#### Operands: Registers

- RISC-V has 32 32-bit registers
- Registers are faster than memory
- RISC-V called "32-bit architecture" because it operates on 32-bit data

## Design Principle 3

#### **Smaller is Faster**

 RISC-V includes only a small number of registers

## RISC-V Register Set

| Name  | Register Number | Usage                              |
|-------|-----------------|------------------------------------|
| zero  | x0              | Constant value 0                   |
| ra    | x1              | Return address                     |
| sp    | x2              | Stack pointer                      |
| gp    | х3              | Global pointer                     |
| tp    | x4              | Thread pointer                     |
| t0-2  | x5-7            | Temporaries                        |
| s0/fp | x8              | Saved register / Frame pointer     |
| s1    | x9              | Saved register                     |
| a0-1  | x10-11          | Function arguments / return values |
| a2-7  | x12-17          | Function arguments                 |
| s2-11 | x18-27          | Saved registers                    |
| t3-6  | x28-31          | Temporaries                        |

#### Operands: Registers

#### Registers:

- Can use either name (i.e., ra, zero) or x0, x1, etc.
- Using name is preferred
- Registers used for specific purposes:
  - zero always holds the constant value 0.
  - the saved registers, S0-S11, used to hold variables
  - the temporary registers, t0-t6, used to hold intermediate values during a larger computation
  - Discuss others later

## Instructions with Registers

Revisit add instruction

#### C Code

$$a = b + c;$$

#### **RISC-V** assembly code

```
# s0 = a, s1 = b, s2 = c add s0, s1, s2
```

# indicates a single-line comment

#### Instructions with Constants

addi instruction

#### C Code

$$a = b + 6;$$

#### **RISC-V** assembly code

$$# s0 = a, s1 = b$$
 addi  $s0, s1, 6$ 

## Chapter 6: Architecture

# Memory Operands

#### Operands: Memory

- Too much data to fit in only 32 registers
- Store more data in memory
- Memory is large, but slow
- Commonly used variables kept in registers

#### Memory

- First, we'll discuss word-addressable memory
- Then we'll discuss byte-addressable memory

RISC-V is byte-addressable

#### Word-Addressable Memory

Each 32-bit data word has a unique address



RISC-V uses **byte-addressable** memory, which we'll talk about next.

## Reading Word-Addressable Memory

- Memory read called *load*
- Mnemonic: load word (lw)
- Format:

```
lw t1, 5(s0)
lw destination, offset(base)
```

#### Address calculation:

- add base address (s0) to the offset (5)
- address = (s0 + 5)

#### Result:

- t1 holds the data value at address (s0 + 5)

Any register may be used as base address

## Reading Word-Addressable Memory

- Example: read a word of data at memory address 1 into s3
  - address = (0 + 1) = 1
  - s3 = 0xF2F1AC07 after load

#### **Assembly code**

lw s3, 1(zero) # read memory word 1 into s3

| Word Address | Data |   |   |   |        |   |             | ord Number |        |
|--------------|------|---|---|---|--------|---|-------------|------------|--------|
| •            |      |   |   | • | •      |   |             |            | •      |
| . 00000004   | С    | D | 1 | 9 | A      | 6 | 5           | Ъ          | Word 4 |
| 00000004     | 4    |   | _ |   | A<br>0 | 7 | -<br>-<br>8 |            | Word 3 |
| 00000003     | _    | 1 | E | _ |        |   |             | 2          |        |
|              |      |   |   |   |        |   |             |            | Word 1 |
| 00000001     |      |   | F |   | A      |   |             | _          |        |
| 0000000      | A    | В | С | D | Ε      | F | /           | 8          | Word 0 |

## Writing Word-Addressable Memory

- Memory write is called a store
- Mnemonic: store word (SW)

#### Writing Word-Addressable

- **Example:** Write (store) the value in t4 into memory address 3
  - add the base address (zero) to the offset (0x3)
  - address: (0 + 0x3) = 3
  - for example, if  $\pm 4$  holds the value 0xFEEDCABB, then after this instruction completes, word 3 in memory will contain that value

Offset can be written in decimal (default) or hexadecimal

#### **Assembly code**

```
sw t4, 0x3(zero) # write the value in t4
                      # to memory word 3
  Word Address
                          Word Number
                   Data
              C D 1 9 A 6 5 B Word 4
    00000004
              F B B C A B B Word 3
    E0000003
                         4 2 Word 2
    0000002
              01 | E E | 28 |
              F2|F1|AC
                         0 7 Word 1
    00000001
                         7 8 Word 0
    00000000
              ABCDEF
```

## Byte-Addressable Memory

- Each data byte has a unique address
- Load/store words or single bytes: load byte (1b)
  and store byte (sb)
- 32-bit word = 4 bytes, so word address increments
   by 4



## Reading Byte-Addressable Memory

- The address of a memory word must now be multiplied by 4. For example,
  - the address of memory word 2 is  $2 \times 4 = 8$
  - the address of memory word 10 is  $10 \times 4 = 40$  (0x28)
- RISC-V is byte-addressed, not wordaddressed

## Reading Byte-Addressable Memory

- Example: Load a word of data at memory address 8 into s3.
- s3 holds the value 0x1EE2842 after load

#### **RISC-V** assembly code

lw s3, 8(zero) # read word at address 8 into s3 **Word Address Word Number Byte Address** Data Word 4 12 0000010 C D 1 9 A 6 5 B 13 11 10 000000C F 3 0 7 8 8 Word 3 C F  $\mathbf{E}$ D E E 2 8 4 2 Word 2 8000000 9 В Α 5 0 7 Word 1 00000004 F 1 A C Word 0 3 1 0 0000000 ABCDEF **LSB MSB** 

width = 4 bytes

## Writing Byte-Addressable Memory

- Example: store the value held in  $\pm 7$  into memory address 0x10 (16)
  - if t7 holds the value 0xAABBCCDD, then after the sw completes, word 4 (at address 0x10) in memory will contain that value

#### **RISC-V** assembly code

sw t7, 0x10(zero) # write t7 into address 16

| <b>Byte Address</b> |    |    | <b>Word Address</b> | Data    |                 |   |   |   |   | <b>Word Number</b> |   |   |        |
|---------------------|----|----|---------------------|---------|-----------------|---|---|---|---|--------------------|---|---|--------|
| •                   |    |    |                     | •       | •               |   |   |   |   |                    |   |   | •      |
| į                   | •  | •  |                     | •       |                 |   |   | • | • |                    |   |   | •      |
| 13                  | 12 | 11 | 10                  | 0000010 | A               | A | B | B |   | 6                  | Đ | В | Word 4 |
| F                   | E  | D  | С                   | 000000c | 4               | 0 | F | 3 | 0 | 7                  | 8 | 8 | Word 3 |
| В                   | A  | 9  | 8                   | 8000000 | 0               | 1 | Ε | Ε | 2 | 8                  | 4 | 2 | Word 2 |
| 7                   | 6  | 5  | 4                   | 0000004 | F               | 2 | F | 1 | A | С                  | 0 | 7 | Word 1 |
| 3                   | 2  | 1  | 0                   | 0000000 | Α               | В | С | D | E | F                  | 7 | 8 | Word 0 |
| MSB                 |    | •  | LSB                 | -       | width = 4 bytes |   |   |   |   |                    |   |   |        |

## Chapter 6: Architecture

# **Generating Constants**

### Generating 12-Bit Constants

• 12-bit signed constants (immediates) using addi:

```
C Code
// int is a 32-bit signed word
```

```
int a = -372;
int b = a + 6;
```

#### **RISC-V** assembly code

```
# s0 = a, s1 = b
addi s0, zero, -372
addi s1, s0, 6
```

Any immediate that needs more than 12 bits cannot use this method.

## Generating 32-bit Constants

- Use load upper immediate (lui) and addi
- lui: puts an immediate in the upper 20 bits of destination register and 0's in lower 12 bits

#### C Code

```
int a = 0xFEDC8765;
```

#### **RISC-V** assembly code

```
# s0 = a
lui s0, 0xFEDC8
addi s0, s0, 0x765
```

Remember that addi sign-extends its 12-bit immediate

### Generating 32-bit Constants

If bit 11 of 32-bit constant is 1, increment upper 20 bits by 1 in lui

#### C Code

```
Note: -341 = 0xFAB
int a = 0xFEDC8EAB;
```

```
# s0 = a
lui s0, 0xFEDC9 # s0 = 0xFEDC9000
addi s0, s0, -341 # s0 = 0xFEDC9000 + 0xFFFFFEAB
           # = 0xFEDC8EAB
```

## Chapter 6: Architecture

# Logical / Shift Instructions

### Programming

- High-level languages:
  - e.g., C, Java, Python
  - Written at higher level of abstraction
- High-level constructs: loops, conditional statements, arrays, function calls
- First, introduce instructions that support these:
  - Logical operations
  - Shift instructions
  - Multiplication & division
  - Branches & Jumps

## Ada Lovelace, 1815-1852

- Wrote the first computer program
- Her program calculated the Bernoulli numbers on Charles Babbage's Analytical Engine
- She was the daughter of the poet Lord Byron



### Logical Instructions

#### and, or, xor

- and: useful for masking bits
  - Masking all but the least significant byte of a value: 0xF234012F AND 0x000000FF = 0x0000002F
- or: useful for combining bit fields
  - Combine 0xF2340000 with 0x000012BC: 0xF2340000 OR 0x000012BC = 0xF23412BC
- xor: useful for inverting bits:
  - A XOR -1 = NOT A (remember that -1 = 0xFFFFFFFF)

## Logical Instructions: Example 1

#### Source Registers

| s1 | 0100 0110 | 1010 0001 | 1111 0001 | 1011 0111 |
|----|-----------|-----------|-----------|-----------|
| s2 | 1111 1111 | 1111 1111 | 0000 0000 | 0000 0000 |

#### **Assembly Code**

#### and s3, s1, s2 s3 or s4, s1, s2 s4 xor s5, s1, s2 s5

#### Result

| 0100 0110 | 1010 0001 | 0000 0000 | 0000 0000 |
|-----------|-----------|-----------|-----------|
| 1111 1111 | 1111 1111 | 1111 0001 | 1011 0111 |
| 1011 1001 | 0101 1110 | 1111 0001 | 1011 0111 |

## Logical Instructions: Example 2

s5

**s**6

**s**7

#### Source Values



#### **Assembly Code**

| andi | s5, | t3, | -1484 |
|------|-----|-----|-------|
| ori  | s6, | t3, | -1484 |
| xori | s7, | t3, | -1484 |

#### Result

| 0011 | 1010 | 0111 | 0101 | 0000 | 1000 | 0010 | 0100 |
|------|------|------|------|------|------|------|------|
| 1111 | 1111 | 1111 | 1111 | 1111 | 1111 | 0111 | 1111 |
| 1100 | 0101 | 1000 | 1010 | 1111 | 0111 | 0101 | 1011 |

-1484 = 0xA34 in 12-bit 2's complement representation.

#### Shift Instructions

#### Shift amount is in (lower 5 bits of) a register

- sll: shift left logical
  - Example: sll t0, t1, t2 # t0 = t1 << t2
- srl: shift right logical
  - Example: srl t0, t1, t2 # t0 = t1 >> t2
- sra: shift right arithmetic
  - **Example**: sra t0, t1, t2 # t0 = t1 >>> t2

#### Immediate Shift Instructions

Shift amount is an immediate between 0 to 31

- slli: shift left logical immediate
  - Example: slli t0, t1, 23 # t0 = t1 << 23</pre>
- srli: shift right logical immediate
  - Example: srli t0, t1, 18 # t0 = t1 >> 18
- srai: shift right arithmetic immediate
  - Example: srai t0, t1, 5 # t0 = t1 >>> 5

## Chapter 6: Architecture

## Multiplication and Division

## Multiplication

#### $32 \times 32$ multiplication $\rightarrow$ 64 bit result

```
mul s3, s1, s2

s3 = lower 32 bits of result

mulh s4, s1, s2

s4 = upper 32 bits of result, treats operands as signed

\{s4, s3\} = s1 \times s2

Example: s1 = 0x40000000 = 2^{30}; s2 = 0x80000000 = -2^{31}

s1 \times s2 = -2^{61} = 0\times E00000000 000000000

s4 = 0\times E00000000; s3 = 0\times 000000000
```

#### Division

#### 32-bit division $\rightarrow$ 32-bit quotient & remainder

- div s3, s1, s2 + s3 = s1/s2 - rem s4, s1, s2 # s4 = s1%s2

## Chapter 6: Architecture

## Branches & Jumps

## Branching

- Execute instructions out of sequence
- Types of branches:
  - Conditional
    - branch if equal (beq)
    - branch if not equal (bne)
    - branch if less than (blt)
    - branch if greater than or equal (bge)
  - Unconditional
    - jump (j)
    - jump register (jr)
    - jump and link (jal)
    - jump and link register (jalr)

We'll talk about these when discuss function calls

## **Conditional Branching**

#### # RISC-V assembly

```
addi s0, zero, 4  # s0 = 0 + 4 = 4 
addi s1, zero, 1 # s1 = 0 + 1 = 1
slli s1, s1, 2  # s1 = 1 << 2 = 4
beq s0, s1, target # branch is taken
addi s1, s1, 1 # not executed
sub s1, s1, s0 # not executed
target: # label
add s1, s1, s0 \# s1 = 4 + 4 = 8
```

**Labels** indicate instruction location. They can't be reserved words and must be followed by a colon (:)

## The Branch Not Taken (bne)

#### # RISC-V assembly

```
addi s0, zero, 4  # s0 = 0 + 4 = 4

addi s1, zero, 1  # s1 = 0 + 1 = 1

slli s1, s1, 2  # s1 = 1 << 2 = 4

bne s0, s1, target # branch not taken

addi s1, s1, 1  # s1 = 4 + 1 = 5

sub s1, s1, s0  # s1 = 5 - 4 = 1

target:

add s1, s1, s0  # s1 = 1 + 4 = 5
```

## Unconditional Branching (力)

#### # RISC-V assembly

```
j target # jump to target srai s1, s1, 2 # not executed addi s1, s1, 1 # not executed sub s1, s1, s0 # not executed target: add s1, s1, s0 # s1 = 1 + 4 = 5
```

## Chapter 6: Architecture

# Conditional Statements & Loops

## Conditional Statements & Loops

#### Conditional Statements

- if statements
- if/else statements

#### Loops

- -while loops
- for loops

#### If Statement

#### C Code

## if (i == j)f = q + h;

f = f - i;

#### RISC-V assembly code

```
# s0 = f, s1 = g, s2 = h
# s3 = i, s4 = j
```

Assembly tests opposite case (i != j) of high-level code (i == j)

## If/Else Statement

#### C Code

if 
$$(i == j)$$
  
f = g + h;

else 
$$f = f - i$$
;

#### RISC-V assembly code

```
# s0 = f, s1 = q, s2 = h
# s3 = i, s4 = j
```

Assembly tests opposite case (i != j) of high-level code (i == j)

### While Loops

#### C Code

```
// determines the power \# s0 = pow, s1 = x
// of x such that 2^{x} = 128
int pow = 1;
int x = 0;
while (pow != 128) {
 pow = pow * 2;
 x = x + 1;
```

```
Assembly tests opposite case (pow == 128) of high-level code
(pow != 128)
```

#### For Loops

```
for (initialization; condition; loop operation)
statement
```

- initialization: executes before the loop begins
- condition: is tested at the beginning of each iteration
- loop operation: executes at the end of each iteration
- statement: executes each time the condition is met

## For Loops

#### C Code

```
// add the numbers from 0 to 9 \# s0 = i, s1 = sum
int sum = 0;
int i;
for (i=0; i!=10; i = i+1) {
 sum = sum + i;
```

## Less Than Comparison

#### C Code

```
// add the powers of 2 from 1 \# s0 = i, s1 = sum
// to 100
int sum = 0;
int i;
for (i=1; i < 101; i = i*2) {
  sum = sum + i;
```

### Less Than Comparison: Version 2

#### C Code

```
// add the powers of 2 from 1
// to 100
int sum = 0;
int i;

for (i=1; i < 101; i = i*2) {
   sum = sum + i;
}</pre>
```

```
# s0 = i, s1 = sum
    addi    s1, zero, 0
    addi    s0, zero, 1
    addi    t0, zero, 101
loop:

slt    t2, s0, t0
    beq    t2, zero, done
    add    s1, s1, s0
    slli    s0, s0, 1
    j    loop
done:
```

## Chapter 6: Architecture

## Arrays

#### Arrays

- Access large amounts of similar data
- Index: access each element
- Size: number of elements

#### Arrays

- 5-element array
- Base address = 0x123B4780 (address of first element, array[0])
- First step in accessing an array: load base address into a register



## **Accessing Arrays**

```
// C Code
  int array[5];
  array[0] = array[0] * 2;
  array[1] = array[1] * 2;

# RISC-V assembly code
# s0 = array base address
```

| Address  | Data     |  |  |  |  |
|----------|----------|--|--|--|--|
|          |          |  |  |  |  |
| 123B4790 | array[4] |  |  |  |  |
| 123B478C | array[3] |  |  |  |  |
| 123B4788 | array[2] |  |  |  |  |
| 123B4784 | array[1] |  |  |  |  |
| 123B4780 | array[0] |  |  |  |  |
|          |          |  |  |  |  |

**Main Memory** 

## Accessing Arrays Using For Loops

```
// C Code
  int array[1000];
  int i;

for (i=0; i < 1000; i = i + 1)
    array[i] = array[i] * 8;

# RISC-V assembly code
# s0 = array base address, s1 = i</pre>
```

## Accessing Arrays Using For Loops

```
# RISC-V assembly code
\# s0 = array base address, s1 = i
# initialization code
 lui s0, 0x23B8F # s0 = 0x23B8F000
 ori s0, s0, 0x400 \# s0 = 0x23B8F400
 addi s1, zero, 0 # i = 0
 addi t2, zero, 1000 # t2 = 1000
loop:
 bge s1, t2, done # if not then done
 slli t0, s1, 2 \# t0 = i * 4 (byte offset)
 add t0, t0, s0 # address of array[i]
 1w 	 t1, 0(t0) 	 # t1 = array[i]
 slli t1, t1, 3 # t1 = array[i] * 8
 sw t1, 0(t0) # array[i] = array[i] * 8
                   \# i = i + 1
 addi s1, s1, 1
                  # repeat
 j loop
done:
```

#### **ASCII Code**

- ASCII: American Standard Code for Information Interchange
- Each text character has unique byte value
  - For example, S = 0x53, a = 0x61, A = 0x41
  - Lower-case and upper-case differ by 0x20 (32)

## Cast of Characters: ASCII Encodings

| #          | Char      | #  | Char | #  | Char | #  | Char | #  | Char | #         | Char |
|------------|-----------|----|------|----|------|----|------|----|------|-----------|------|
| 20         | space     | 30 | 0    | 40 | @    | 50 | Р    | 60 | `    | 70        | р    |
| 21         | !         | 31 | 1    | 41 | Α    | 51 | Q    | 61 | а    | 71        | q    |
| 22         | <i>(1</i> | 32 | 2    | 42 | В    | 52 | R    | 62 | b    | 72        | r    |
| 23         | #         | 33 | 3    | 43 | С    | 53 | S    | 63 | С    | 73        | S    |
| 24         | \$        | 34 | 4    | 44 | D    | 54 | Т    | 64 | d    | 74        | t    |
| 25         | %         | 35 | 5    | 45 | E    | 55 | U    | 65 | е    | 75        | u    |
| 26         | &         | 36 | 6    | 46 | F    | 56 | V    | 66 | f    | 76        | V    |
| 27         | 1         | 37 | 7    | 47 | G    | 57 | W    | 67 | g    | 77        | W    |
| 28         | (         | 38 | 8    | 48 | Н    | 58 | Χ    | 68 | h    | 78        | Х    |
| 29         | )         | 39 | 9    | 49 | I    | 59 | Υ    | 69 | i    | 79        | У    |
| 2A         | *         | 3A | :    | 4A | J    | 5A | Z    | 6A | j    | 7A        | Z    |
| <b>2</b> B | +         | 3B | ;    | 4B | K    | 5B |      | 6B | k    | 7B        | {    |
| <b>2C</b>  | ,         | 3C | <    | 4C | L    | 5C | \    | 6C |      | <b>7C</b> |      |
| 2D         | -         | 3D | =    | 4D | M    | 5D | ]    | 6D | m    | 7D        | }    |
| 2E         | •         | 3E | >    | 4E | N    | 5E | ٨    | 6E | n    | 7E        | ~    |
| 2F         | /         | 3F | 3    | 4F | 0    | 5F | _    | 6F | 0    |           |      |

## Accessing Arrays of Characters

```
// C Code
   char str[80] = "CAT";
   int len = 0;
   // compute length of string
   while (str[len]) len++;
# RISC-V assembly code
\# s0 = array base address, s1 = len
```

## Chapter 6: Architecture

# **Function Calls**

## **Function Calls**

- Caller: calling function (in this case, main)
- Callee: called function (in this case, sum)

#### **C** Code

```
void main()
{
   int y;
   y = sum(42, 7);
   ...
}
int sum(int a, int b)
{
   return (a + b);
}
```

## Simple Function Call

#### C Code RISC-V assembly code int main() { 0x00000300 main: jal simple # call simple(); a = b + c; 0x00000304 add s0, s1, s2 void simple() { 0x0000051c simple: jr ra # return return; void means that simple doesn't return a value jal simple: ra = PC + 4 (0x00000304)jumps to simple label (PC = 0x0000051c) jr ra:

PC = ra (0x00000304)

## **Function Calling Conventions**

#### Caller:

- passes arguments to callee
- jumps to callee

#### Callee:

- performs the function
- returns result to caller
- returns to point of call
- must not overwrite registers or memory needed by caller

## RISC-V Function Calling Conventions

- Call Function: jump and link (jal func)
- Return from function: jump register (jr ra)
- Arguments: a0 − a7
- Return value: a0

## Input Arguments & Return Value

#### C Code

```
int main()
 int y;
  y = diffofsums(2, 3, 4, 5); // 4 arguments
int diffofsums(int f, int g, int h, int i)
  int result;
  result = (f + q) - (h + i);
                         // return value
  return result;
```

## Input Arguments & Return Value

#### **RISC-V** assembly code

```
# s7 = v
main:
addi a0, zero, 2 # argument 0 = 2
addi a1, zero, 3 # argument 1 = 3
addi a2, zero, 4 # argument 2 = 4
addi a3, zero, 5 # argument 3 = 5
jal diffofsums # call function
add s7, a0, zero \# y = returned value
# s3 = result
diffofsums:
add t0, a0, a1 \# t0 = f + g
add t1, a2, a3 \# t1 = h + i
sub s3, t0, t1 \# result = (f + q) - (h + i)
add a0, s3, zero # put return value in a0
jr ra # return to caller
```

## Input Arguments & Return Value

#### **RISC-V** assembly code

```
# s3 = result
diffofsums:
  add t0, a0, a1  # t0 = f + g
  add t1, a2, a3  # t1 = h + i
  sub s3, t0, t1  # result = (f + g) - (h + i)
  add a0, s3, zero # put return value in a0
  jr ra  # return to caller
```

- diffofsums overwrote 3 registers: t0, t1, s3
- •diffofsums can use stack to temporarily store registers

## Chapter 6: Architecture

# The Stack

## The Stack

- Memory used to temporarily save variables
- Like stack of dishes, last-infirst-out (LIFO) queue
- Expands: uses more memory when more space needed
- Contracts: uses less memory when the space is no longer needed



## The Stack

- Grows down (from higher to lower memory addresses)
- Stack pointer: sp points to top of the stack



Make room on stack for 2 words.

## How Functions use the Stack

- Called functions must have no unintended side effects
- But diffofsums overwrites 3 registers: t0, t1, s3

```
# RISC-V assembly
# s3 = result
diffofsums:
   add t0, a0, a1  # t0 = f + g
   add t1, a2, a3  # t1 = h + i
   sub s3, t0, t1  # result = (f + g) - (h + i)
   add a0, s3, zero # put return value in a0
   jr ra  # return to caller
```

## Storing Register Values on the Stack

```
# s3 = result
diffofsums:
 addi sp, sp, -12 # make space on stack to
                    # store three registers
 sw s3, 8(sp) # save s3 on stack
    t0, 4(sp) # save t0 on stack
 SW
 sw t1, 0(sp) # save t1 on stack
 add t0, a0, a1 \# t0 = f + g
 add t1, a2, a3 \# t1 = h + i
 sub s3, t0, t1 \# result = (f + g) - (h + i)
 add a0, s3, zero # put return value in a0
 lw s3, 8(sp) # restore s3 from stack
 lw t0, 4(sp) # restore t0 from stack
 lw t1, 0(sp) # restore t1 from stack
 addi sp, sp, 12  # deallocate stack space
 jr
                    # return to caller
      ra
```

## The Stack During diffofsums Call



## Preserved Registers

| Preserved             | Nonpreserved          |
|-----------------------|-----------------------|
| Callee-Saved          | Caller-Saved          |
| s0-s11                | t0-t6                 |
| sp                    | a0-a7                 |
| ra                    |                       |
| stack above <b>sp</b> | stack below <b>sp</b> |

## Storing Saved Registers on the Stack

```
# s3 = result
diffofsums:
 addi sp, sp, -4 # make space on stack to
                  # store one register
                 # save s3 on stack
 sw s3, 0(sp)
 add t0, a0, a1 \# t0 = f + g
 add t1, a2, a3 \# t1 = h + i
 sub s3, t0, t1 \# result = (f + g) - (h + i)
 add a0, s3, zero # put return value in a0
 lw s3, 0(sp) # restore s3 from stack
 # return to caller
 jr ra
```

## Optimized diffofsums

```
\# a0 = result
diffofsums:
 add t0, a0, a1 \# t0 = f + g
 add t1, a2, a3 \# t1 = h + i
 sub a0, t0, t1 \# result = (f + g) - (h + i)
 jr ra
           # return to caller
```

## Non-Leaf Function Calls

#### Non-leaf function:

a function that calls another function

```
func1:
 addi sp, sp, -4 # make space on stack
 sw ra, 0(sp) # save ra on stack
 jal func2
 lw ra, 0(sp) # restore ra from stack
 addi sp, sp, 4 # deallocate stack space
 jr
                  # return to caller
      ra
```

Must preserve **ra** before function call.

## Non-Leaf Function Call Example

```
# f1 (non-leaf function) uses s4-s5 and needs a0-a1 after call to f2
f1:
 addi sp, sp, -20 # make space on stack for 5 words
      a0, 16(sp)
  SW
  sw a1, 12(sp)
  sw ra, 8(sp) # save ra on stack
  sw s4, 4(sp)
 sw s5, 0(sp)
 jal func2
  . . .
  lw
      ra, 8(sp) # restore ra (and other regs) from stack
  . . .
 addi sp, sp, 20 # deallocate stack space
                   # return to caller
 jr
      ra
# f2 (leaf function) only uses s4 and calls no functions
f2:
 addi sp, sp, -4 # make space on stack for 1 word
      s4, 0(sp)
  SW
  . . .
      s4, 0(sp)
  lw
 addi sp, sp, 4 # deallocate stack space
                   # return to caller
 ir
      ra
```

## Stack during Function Calls







## **Function Call Summary**

#### Caller

- Save any needed registers (ra, maybe t0-t6/a0-a7)
- Put arguments in a0 a7
- Call function: jal callee
- Look for result in a0
- Restore any saved registers

#### Callee

- Save registers that might be disturbed (S0-S11)
- Perform function
- Put result in a0
- Restore registers
- Return: jr ra

## Chapter 6: Architecture

## Recursive Functions

- Function that calls itself
- •When converting to assembly code:
  - In the first pass, treat recursive calls as if it's calling a different function and ignore overwritten registers.
  - Then save/restore registers on stack as needed.

#### •Factorial function:

```
- factorial(n) = n!
= n*(n-1)*(n-2)*(n-3)...*1
```

```
- Example: factorial(6) = 6!
= 6*5*4*3*2*1
= 720
```

#### **High-Level Code**

#### Example: n = 3

```
factorial(3): returns 3*factorial(2)
factorial(2): returns 2*factorial(1)
factorial(1): returns 1

hus,
factorial(1): returns 1
factorial(2): returns 2*1 = 2
factorial(3): returns 3*2 = 6
```

#### **High-Level Code**

#### **RISC-V Assembly**

factorial:

```
int factorial(int n) {

if (n <= 1)
  return 1;

else
  return (n*factorial(n-1));</pre>
```

Pass 1. Treat as if calling another function. Ignore stack.

Pass 2. Save overwritten registers (needed after function call) on the stack before call.

#### **High-Level Code**

```
int factorial(int n) {
   if (n <= 1)
    return 1;

else
   return (n*factorial(n-1));
}</pre>
```

Pass 1. Treat as if calling another function. Ignore stack.

Pass 2. Save overwritten registers (needed after function call) on the stack before call.

#### **RISC-V Assembly**

```
factorial:
 addi sp, sp, -8 # save regs
 sw a0, 4(sp)
 sw ra, 0(sp)
 addi t0, zero, 1 # temporary = 1
 bgt a0, t0, else # if n>1, go to else
 addi a0, zero, 1 # otherwise, return 1
 addi sp, sp, 8 # restore sp
 jr
            # return
      ra
else:
 addi a0, a0, -1 # n = n - 1
 jal factorial # recursive call
 lw t1, 4(sp) # restore n into t1
 lw ra, 0(sp) # restore ra
 addi sp, sp, 8 # restore sp
 mul a0, t1, a0 # a0=n*factorial(n-1)
                  # return
 jr
      ra
```

Note: n is restored from stack into t1 so it doesn't overwrite return value in a0.

## Recursive Functions

```
0x8500 factorial: addi sp, sp, -8 # save registers
0 \times 8504
                  sw a0, 4(sp)
0 \times 8508
                  sw ra, 0(sp)
0x850C
                 addi t0, zero, 1 # temporary = 1
0 \times 8510
                 bqt a0, t0, else \# if n > 1, go to else
0 \times 8514
                  addi a0, zero, 1 # otherwise, return 1
0x8518
                  addi sp, sp, 8 # restore sp
0x851C
                  jr
                                 # return
                      ra
0x8520 else:
            addi a0, a0, -1 # n = n -1
0 \times 8524
                  jal factorial # recursive call
0 \times 8528
                  lw t1, 4(sp) # restore n into t1
0x852C
                  lw ra, 0(sp) # restore ra
0x8530
                 addi sp, sp, 8 # restore sp
0x8534
                 mul a0, t1, a0 \# a0 = n*factorial(n-1)
0x8538
                  jr
                                     # return
                      ra
```

PC+4 = 0x8528 when factorial is called recursively.

## Stack During Recursive Function

#### When **factorial** (3) is called:



102





**Returning from Calls** 

## Chapter 6: Architecture

# More on Jumps & Pseudoinstructions

## Jumps

- RISC-V has two types of unconditional jumps
  - Jump and link (jal rd,  $imm_{20:0}$ )
    - rd = PC+4; PC = PC + imm
  - jump and link register (jalr rd, rs,  $imm_{11:0}$ )
    - rd = PC+4; PC = [rs] + SignExt(imm)

## Pseudoinstructions

- Pseudoinstructions are not actual RISC-V instructions but they are often more convenient for the programmer.
- Assembler converts them to real RISC-V instructions.

## Jump Pseudoinstructions

RISC-V has four jump psuedoinstructions

```
-j imm jal x0, imm
-jal imm jal ra, imm
-jr rsjalr x0, rs, 0
-ret jr ra (i.e., jalr x0, ra, 0)
```

## Labels

- Label indicates where to jump
- Represented in jump as immediate offset
  - imm = # bytes past jump instruction
  - In example, below, **imm** = (51C-300) = 0x21C
  - -jal simple = jal ra, 0x21C

#### **RISC-V** assembly code

## Long Jumps

- The immediate is limited in size
  - 20 bits for jal, 12 bits for jalr
  - Limits how far a program can jump
- Special instruction to help jumping further
  - auipc rd, imm: add upper immediate to PC
    - rd = PC +  $\{imm_{31:12}, 12'b0\}$
- Pseudoinstruction: call imm<sub>31:0</sub>
  - Behaves like jal imm, but allows 32-bit immediate offset

```
auipc ra, imm_{31:12} jalr ra, ra, imm_{11:0}
```

## More RISC-V Pseudoinstructions

| Pseudoinstruction | RISC-V Instructions            |
|-------------------|--------------------------------|
| j label           | jal zero, label                |
| jr ra             | jalr zero, ra, 0               |
| mv t5, s3         | addi t5, s3, 0                 |
| not s7, t2        | xori s7, t2, -1                |
| nop               | addi zero, zero, 0             |
| li s8, 0x56789DEF | lui s8, 0x5678A                |
|                   | addi s8, s8, 0xDEF             |
| bgt s1, t3, L3    | blt t3, s1, L3                 |
| bgez t2, L7       | bge t2, zero, L7               |
| call L1           | auipc ra, imm <sub>31:12</sub> |
|                   | jalr ra, ra, $imm_{11:0}$      |
| ret               | jalr zero, ra, 0               |

See Appendix B for more pseudoinstructions.