



# ATWINC1500-MR210PA Hardware Design Guidelines IEEE 802.11 b/g/n IoT Module

**Atmel SmartConnect** 

## Introduction

This document details the hardware design guidelines for a customer to design the Atmel® ATWINC1500-MR210PA module onto their board.

# 1 Block Diagram

Figure 1-1. Block Diagram of the Module





## 2 Pinout Information

## 2.1 Pin Description

Figure 2-1. Pin Assignment



Table 2-1. Pin Description

| No. | Name    | Туре | Description                                                                                                                                                                                                                                                                                                                    | Programmable<br>Pull-up Resistor |
|-----|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 1   | GPIO_18 | I/O  | General purpose I/O.                                                                                                                                                                                                                                                                                                           | Yes                              |
| 2   | I2C_SCL | I/O  | $\ensuremath{\mathrm{I^2C}}$ Slave Clock. Currently used only for Atmel debug. Not for customer use. Leave unconnected.                                                                                                                                                                                                        | Yes                              |
| 3   | I2C_SDA | I/O  | $\ensuremath{\mathrm{I^2C}}$ Slave Data. Currently used only for Atmel debug. Not for customer use. Leave unconnected.                                                                                                                                                                                                         | Yes                              |
| 4   | RESET_N | I    | Active-Low Hard Reset. When asserted to a low level, the module will be placed in a reset state. When asserted to a high level, the module will run normally. Connect to a host output that defaults low at power up. If the host output is tri-stated, add a $1M\Omega$ pull-down resistor to ensure a low level at power up. | No                               |
| 5   | NC      | -    | No connect.                                                                                                                                                                                                                                                                                                                    |                                  |
| 6   | NC      | -    | No connect.                                                                                                                                                                                                                                                                                                                    |                                  |
| 7   | NC      | -    | No connect.                                                                                                                                                                                                                                                                                                                    |                                  |
| 8   | NC      | -    | No connect.                                                                                                                                                                                                                                                                                                                    |                                  |



| No. | Name     | Туре | Description                                                                                                                                                                                                                                             | Programmable<br>Pull-up Resistor |
|-----|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 9   | GND_1    | -    | GND.                                                                                                                                                                                                                                                    |                                  |
| 10  | SPI_CFG  | I    | Tie to VDDIO through a $1M\Omega$ resistor to enable the SPI interface.                                                                                                                                                                                 | No                               |
| 11  | WAKE     | I    | Host Wake control. Can be used to wake up the module from Doze mode. Connect to a host GPIO.                                                                                                                                                            | Yes                              |
| 12  | GND_2    | -    | GND.                                                                                                                                                                                                                                                    |                                  |
| 13  | IRQN     | 0    | ATWINC1500-MR210PA Device Interrupt output. Connect to host interrupt input pin.                                                                                                                                                                        | Yes                              |
| 14  | UART_TXD | 0    | UART Transmit Output from ATWINC1500-MR210P.                                                                                                                                                                                                            | Yes                              |
| 15  | SPI_RXD  | I    | SPI MOSI (Master Out Slave In) pin.                                                                                                                                                                                                                     | Yes                              |
| 16  | SPI_SSN  | I    | SPI Slave Select. Active low.                                                                                                                                                                                                                           | Yes                              |
| 17  | SPI_TXD  | 0    | SPI MISO (Master In Slave Out) pin.                                                                                                                                                                                                                     | Yes                              |
| 18  | SPI_SCK  | I    | SPI Clock.                                                                                                                                                                                                                                              | Yes                              |
| 19  | UART_RXD | I    | UART Receive input to ATWINC1500-MR210P.                                                                                                                                                                                                                | Yes                              |
| 20  | VBATT    | -    | Battery power supply.                                                                                                                                                                                                                                   |                                  |
| 21  | GPIO_1   | I    | General Purpose I/O.                                                                                                                                                                                                                                    | Yes                              |
| 22  | CHIP_EN  | I    | Module enable. High level enables module, low level places module in Power Down mode. Connect to a host Output that defaults low at power up. If the host output is tri-stated, add a 1M $\Omega$ pull-down resistor to ensure a low level at power up. | No                               |
| 23  | VDDIO    | -    | I/O Power Supply. Must match host I/O voltage.                                                                                                                                                                                                          |                                  |
| 24  | 1P3V_TP  | -    | 1.3V VDD Core Test Point. Leave unconnected.                                                                                                                                                                                                            |                                  |
| 25  | NC       | -    | No connect.                                                                                                                                                                                                                                             |                                  |
| 26  | GPIO_15  | I/O  | General purpose I/O.                                                                                                                                                                                                                                    | Yes                              |
| 27  | GPIO_16  | I/O  | General purpose I/O.                                                                                                                                                                                                                                    | Yes                              |
| 28  | GND_3    | -    | GND.                                                                                                                                                                                                                                                    |                                  |



## 2.2 Module Outline Drawing

Figure 2-2. Module Drawings – Top and Bottom Views (units = mm)





## 3 Reference Schematic

#### 3.1 Schematic

Figure 3-1 shows the reference schematic for a system using the ATWINC1500-MR210/510 module. Note that there are several  $0\Omega$  resistors (R1 – R10) shown in series with signals to the module. These are place holders in case filtering of these lines is necessary due to high frequency in band (2.4GHz) noise is on these lines which can get into the RF path and degrade receiver sensitivity. If the signals coming from the host MCU are noise free, then these placeholders are not required and can be removed.

Figure 3-1. Reference Schematic





## 4 Notes on Interfacing to the ATWINC1500 Module

## 4.1 Programmable Pull-up Resistors

The ATWINC1500-MR210PA provides programmable pull-up resistors on various pins. The purpose of these resistors is to keep any unused input pins from floating which can cause excess current to flow through the input buffer from the VDDIO supply. Any unused module pin on the ATWINC1500-MR210PA should leave these pull-up resistors enabled so the pin will not float. The default state at power up is for the pull-up resistor to be enabled. However, any pin which is used should have the pull-up resistor disabled. The reason for this is that if any pins are driven to a low level while the ATWINC1500-MR210PA is in the low power sleep state, current will flow from the VDDIO supply through the pull-up resistors, increasing the current consumption of the module. Since the value of the pull-up resistor is approximately  $100k\Omega$ , the current through any pull-up resistor that is being driven low will be VDDIO/100k $\Omega$ . For VDDIO = 3.3V, the current through each pull-up resistor that is driven low would be approximately  $3.3V/100k\Omega = 33\mu A$ . Pins which are used and have had the programmable pull-up resistor disabled should always be actively driven to either a high or low level and not be allowed to float.

See the ATWINC1500-MR210PA Programming Guide for information on enabling/disabling the programmable pull up resistors.

## 4.2 VDDIO Load Switch

The ATWINC1500-MR210PA module is designed with a load switch in series with the VDDIO supply. The load switch is controlled by the Chip\_En pin of the module (Module pin 22). When Chip\_En is high, the load switch is turned on. When Chip\_En is low the load switch is open and VDDIO is disconnected from the ATWINC1500-MR210P. When the VDDIO supply to the ATWINC1500-MR210PA is disconnected it is important that none of the pins to the ATWINC1500-MR210PA is in a high state. Figure 4-1 shows the ESD structure of the pins of the ATWINC1500 and Figure 4-2 shows the current path through the ESD diode from a pin that is being driven high to the VDDIO supply of the device. In effect, if VDDIO is disconnected from the external power supply and a high level is driven on to a pad of the device, the device will be powered up through the pad.

ATWINC1500

I/O Power Bus

Pad

Figure 4-1. ATWINC1500 Pad ESD Structure

This shows why it is important that any time Chip\_En to the module is low, all pins interfacing to the module must not be driven or pulled high. They should either be set to a low level or high impedance state. This means



that if any external pull-up resistors are attached to any pins they should be disconnected from the supply when Chip\_En is low.

Figure 4-2. Current Path Through ESD Diode



#### 4.3 Restrictions for Power States

When no power supplied to the device, i.e., the DC/DC Converter output and VDDIO are both off (at ground potential). In this case, a voltage cannot be applied to the device pins because each pin contains an ESD diode from the pin to supply. This diode will turn on when voltage higher than one diode-drop is supplied to the pin.

If a voltage must be applied to the signal pads while the chip is in a low power state, the VDDIO supply must be on, so the SLEEP or Power\_Down state must be used.

Similarly, to prevent the pin-to-ground diode from turning on, do not apply a voltage that is more than one diode-drop below ground to any pin.

## 4.4 Power-up/-down Sequence

The power-up/-down sequence for ATWINC1500A is shown in Figure 4-3. The timing parameters are provided in Table 4-1.



Figure 4-3. Power-up/-down Sequence



Table 4-1. Power-up/-down Sequence Timing

| Parameter        | Min. | Max. | Unit | Description                 | Notes                                                                                                                             |
|------------------|------|------|------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| tA               | 0    |      |      | VBATT rise to VDDIO rise    | VBATT and VDDIO can rise simultaneously or can be tied together. VDDIO must not rise before VBATT.                                |
| tв               | 0    |      |      | VDDIO rise to CHIP_EN rise  | CHIP_EN must not rise before VDDIO. CHIP_EN must be driven high or low, not left floating.                                        |
| tc               | 5    |      | ms   | CHIP_EN rise to RESETN rise | This delay is needed because XO clock must stabilize before RESETN removal. RESETN must be driven high or low, not left floating. |
| t <sub>A'</sub>  | 0    |      |      | VDDIO fall to VBATT fall    | VBATT and VDDIO can fall simultaneously or can be tied together. VBATT must not fall before VDDIO.                                |
| t <sub>B</sub> , | 0    |      |      | CHIP_EN fall to VDDIO fall  | VDDIO must not fall before CHIP_EN. CHIP_EN and RESETN can fall simultaneously.                                                   |
| t <sub>C'</sub>  | 0    |      |      | RESETN fall to VDDIO fall   | VDDIO must not fall before RESETN. RESETN and CHIP_EN can fall simultaneously.                                                    |



## 4.5 Digital I/O Pin Behavior during Power-Up Sequences

Table 4-2 represents digital I/O pin states corresponding to device power modes.

Table 4-2. Digital I/O Pin Behavior in Different Device States

| Device State                                                                                | VDDIO | CHIP_EN | RESETN | Output Driver                                            | Input Driver                          | Pull-up/-down<br>Resistor (96kΩ)                         |
|---------------------------------------------------------------------------------------------|-------|---------|--------|----------------------------------------------------------|---------------------------------------|----------------------------------------------------------|
| Power Down: core supply off                                                                 | High  | Low     | Low    | Disabled (Hi-Z)                                          | Disabled                              | Disabled                                                 |
| Power-On Reset: core supply on, hard reset on                                               | High  | High    | Low    | Disabled (Hi-Z)                                          | Disabled                              | Enabled                                                  |
| Power-On Default: core<br>supply on, device out of<br>reset but not pro-<br>grammed yet     | High  | High    | High   | Disabled (Hi-Z)                                          | Enabled                               | Enabled                                                  |
| On Sleep/On Trans-<br>mit/On Receive: core<br>supply on, device pro-<br>grammed by firmware | High  | High    | High   | Programmed by firmware for each pin: Enabled or Disabled | Opposite of<br>Output Driver<br>state | Programmed by firmware for each pin: Enabled or Disabled |



#### 5 External Interfaces

ATWINC1500-MR210/510 module external interfaces include I<sup>2</sup>C Slave for control, SPI Slave for control and data transfer, I<sup>2</sup>C Master for external EEPROM, UART for debug, control, and data transfer, and General Purpose Input / Output (GPIO) pins. For specific programming instructions, refer to ATWINC1500A Programming Guide.

## 5.1 I<sup>2</sup>C Slave Interface

The I<sup>2</sup>C Slave interface, used primarily for control by the host processor, is a two-wire serial interface consisting of a serial data line (SDA, Pin J3) and a serial clock (SCL, Pin J2). It responds to the seven bit address value 0x60. The ATWINC1500-MR210 I<sup>2</sup>C supports I<sup>2</sup>C bus Version 2.1 - 2000 and can operate in standard mode (with data rates up to 100Kb/s) and fast mode (with data rates up to 400Kb/s).

The I<sup>2</sup>C Slave is a synchronous serial interface. The SDA line is a bidirectional signal and changes only while the SCL line is low, except for STOP, START, and RESTART conditions. The output drivers are open-drain to perform wire-AND functions on the bus. The maximum number of devices on the bus is limited by only the maximum capacitance specification of 400pF. Data is transmitted in byte packages.

For specific information, refer to the Philips Specification entitled "The I<sup>2</sup>C -Bus Specification, Version 2.1".





Figure 5-1.  $I^2C$  Slave Timing Diagram

Table 5-1. I<sup>2</sup>C Slave Timing Parameters

| Parameter            | Symbol           | Min.    | Max. | Unit | Remarks                                               |
|----------------------|------------------|---------|------|------|-------------------------------------------------------|
| SCL Clock Frequency  | f <sub>SCL</sub> | 0       | 400  | kHz  |                                                       |
| SCL Low Pulse Width  | t <sub>WL</sub>  | 1.3     |      |      |                                                       |
| SCL High Pulse Width | t <sub>WH</sub>  | 0.6     |      | μs   |                                                       |
| SCL, SDA Fall Time   | t <sub>HL</sub>  |         | 300  |      |                                                       |
| SCL, SDA Rise Time   | t <sub>LH</sub>  |         | 300  | ns   | This is dictated by external components               |
| START Setup Time     | <b>t</b> susta   | 0.6     |      | шс   |                                                       |
| START Hold Time      | <b>t</b> hdsta   | 0.6     |      | μs   |                                                       |
| SDA Setup Time       | tsudat           | 100     |      |      |                                                       |
| SDA Hold Time        | thddat           | 0<br>40 |      | ns   | Slave and Master Default<br>Master Programming Option |



| Parameter                            | Symbol           | Min. | Max. | Unit | Remarks |
|--------------------------------------|------------------|------|------|------|---------|
| STOP Setup time                      | tsusto           | 0.6  |      |      |         |
| Bus Free Time Between STOP and START | t <sub>BUF</sub> | 1.3  |      | μs   |         |
| Glitch Pulse Reject                  | t <sub>PR</sub>  | 0    | 50   | ns   |         |

#### 5.2 I<sup>2</sup>C Master Interface

ATWINC1500-MR210 module provides an I<sup>2</sup>C bus master, which is intended primarily for accessing an external EEPROM memory through a software-defined protocol. The I<sup>2</sup>C Master is a two-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA can be found on J3. SCL can be found on J2. For more specific instructions, refer to ATWINC1500-MR210 module Programming Guide.

The I<sup>2</sup>C Master interface supports three speeds:

- Standard mode (100Kb/s)
- Fast mode (400Kb/s)
- High-speed mode (3.4Mb/s)

The timing diagram of the I<sup>2</sup>C Master interface is the same as that of the I<sup>2</sup>C Slave interface (see Figure 5-1). The timing parameters of I<sup>2</sup>C Master are shown in Table 5-2.

Table 5-2. I<sup>2</sup>C Master Timing Parameters

| Parameter                            | Symbol           | Standar | lard Mode Fast |      | Mode | High-speed<br>Mode |      | Unit |
|--------------------------------------|------------------|---------|----------------|------|------|--------------------|------|------|
|                                      |                  | Min.    | Max.           | Min. | Max. | Min.               | Max. |      |
| SCL Clock Frequency                  | fscL             | 0       | 100            | 0    | 400  | 0                  | 3400 | kHz  |
| SCL Low Pulse Width                  | twL              | 4.7     |                | 1.3  |      | 0.16               |      |      |
| SCL High Pulse Width                 | twн              | 4       |                | 0.6  |      | 0.06               |      | μs   |
| SCL Fall Time                        | thisci           |         | 300            |      | 300  | 10                 | 40   |      |
| SDA Fall Time                        | thlsda           |         | 300            |      | 300  | 10                 | 80   |      |
| SCL Rise Time                        | tLHSCL           |         | 1000           |      | 300  | 10                 | 40   | ns   |
| SDA Rise Time                        | tLHSDA           |         | 1000           |      | 300  | 10                 | 80   |      |
| START Setup Time                     | tsusta           | 4.7     |                | 0.6  |      | 0.16               |      |      |
| START Hold Time                      | thosta           | 4       |                | 0.6  |      | 0.16               |      | μs   |
| SDA Setup Time                       | tsudat           | 250     |                | 100  |      | 10                 |      |      |
| SDA Hold Time                        | thddat           | 5       |                | 40   |      | 0                  | 70   | ns   |
| STOP Setup time                      | tsusto           | 4       |                | 0.6  |      | 0.16               |      |      |
| Bus Free Time Between STOP and START | t <sub>BUF</sub> | 4.7     |                | 1.3  |      |                    |      | μs   |
| Glitch Pulse Reject                  | t <sub>PR</sub>  |         |                | 0    | 50   |                    |      | ns   |



#### 5.3 SPI Slave Interface

ATWINC1500-MR210 module provides a Serial Peripheral Interface (SPI) that operates as a SPI slave. The SPI Slave interface can be used for control and for serial I/O of 802.11 data. The SPI Slave pins are mapped as shown in Table 5-3. The RXD pin is same as Master Output, Slave Input (MOSI), and the TXD pin is same as Master Input, Slave Output (MISO). The SPI Slave is a full-duplex slave-synchronous serial interface that is available immediately following reset when pin 9 (SDIO\_SPI\_CFG) is tied to VDDIO.

Table 5-3. SPI Slave Interface Pin Mapping

| Pin # | SPI Function                     |
|-------|----------------------------------|
| J10   | CFG: Must be tied to VDDIO       |
| J16   | SSN: Active Low Slave Select     |
| J18   | SCK: Serial Clock                |
| J15   | RXD: Serial Data Receive (MOSI)  |
| J17   | TXD: Serial Data Transmit (MISO) |

When the SPI is not selected, i.e., when SSN is high, the SPI interface will not interfere with data transfers between the serial-master and other serial-slave devices. When the serial slave is not selected, its transmitted data output is buffered, resulting in a high impedance drive onto the serial master receive line.

The SPI Slave interface responds to a protocol that allows an external host to read or write any register in the chip as well as initiate DMA transfers. For the details of the SPI protocol and more specific instructions, refer to ATWINC1500-MR210 Programming Guide.

The SPI Slave interface supports four standard modes as determined by the Clock Polarity (CPOL) and Clock Phase (CPHA) settings. These modes are illustrated in Table 5-4 and Figure 5-2. The red lines in Figure 5-2 correspond to Clock Phase = 0 and the blue lines correspond to Clock Phase = 1.

Table 5-4. SPI Slave Modes

| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |



Figure 5-2. SPI Slave Clock Polarity and Clock Phase Timing



The SPI Slave timing is provided in Figure 5-3 and Table 5-5.

Figure 5-3. SPI Slave Timing Diagram



Table 5-5. SPI Slave Timing Parameters

| Parameter              | Symbol          | Min. | Max. | Unit |
|------------------------|-----------------|------|------|------|
| Clock Input Frequency  | fsck            |      | 48   | MHz  |
| Clock Low Pulse Width  | twL             | 15   |      |      |
| Clock High Pulse Width | twн             | 15   |      | no   |
| Clock Rise Time        | tьн             |      | 10   | ns   |
| Clock Fall Time        | t <sub>HL</sub> |      | 10   |      |



| Parameter               | Symbol | Min. | Max. | Unit |
|-------------------------|--------|------|------|------|
| Input Setup Time        | tısu   | 5    |      |      |
| Input Hold Time         | tiHD   | 5    |      |      |
| Output Delay            | todly  | 0    | 20   | ns   |
| Slave Select Setup Time | tsussn | 5    |      |      |
| Slave Select Hold Time  | thossn | 5    |      |      |

#### **5.4 UART**

ATWINC1500A has a Universal Asynchronous Receiver/Transmitter (UART) interface for serial communication. It is intended primarily for debugging, and it can also be used for control or data transfer if the baud rate is sufficient for a given application. The UART is compatible with the RS-232 standard, where ATWINC1500-MR210 module operates as Data Terminal Equipment (DTE). It has a two-pin RXD/TXD interface, where RXD can be found on J14 and TXD can be found on J19. The UART features programmable baud rate generation with fractional clock division, which allows transmission and reception at a wide variety of standard and non-standard baud rates. The UART input clock is selectable between 10MHz, 5MHz, 2.5MHz, and 1.25MHz. The clock divider value is programmable as 13 integer bits and three fractional bits (with 8.0 being the smallest recommended value for normal operation). This results in the maximum supported baud rate of 10MHz / 8.0 = 1.25MBd.

The UART can be configured for seven or eight bit operation, with or without parity, with four different parity types (odd, even, mark, or space), and with one or two stop bits. It also has RX and TX FIFOs, which ensure reliable high speed reception and low software overhead transmission. FIFO size is 4 x 8 for both RX and TX direction. The UART also has status registers showing the number of received characters available in the FIFO and various error conditions, as well the ability to generate interrupts based on these status bits.

An example of UART receiving or transmitting a single packet is shown in Figure 5-4. This example shows 7-bit data (0x45), odd parity, and two stop bits.

For more specific instructions, refer to ATWINC1500-MR210 module Programming Guide.

Figure 5-4. Example of UART RX or TX packet





## 6 Placement and Routing Guidelines

It is critical to follow the recommendations listed below to achieve the best RF performance:

- Module must be placed on main board printed antenna area must overlap with the carrier board. The
  portion of the module containing the antenna should not stick out over the edge of the main board. The
  antenna is designed to work properly when it is sitting directly on top of a 1.5mm thick printed circuit
  board.
- If the module is placed at the edge of the main board, a minimum 22mm by 5mm area directly under the
  antenna must be clear of all metal on all layers of the board. "In-land" placement is acceptable; however
  deepness of keep-out area must grove to: module edge to main board edge plus 5mm. DO NOT PLACE
  MODULE IN THE MIDDLE OF THE MAIN BOARD OR FAR AWAY FROM THE MAIN BOARD EDGE.
- The main board should have a solid ground plane. Each ground pin of the module (including each of the center ground pads) should have a via placed either in the pad or right next to the pad going down to the ground plane.
- Keep away from antenna, as far as possible, large metal objects to avoid electromagnetic field blocking
- Do not enclose the antenna within a metal shield
- Keep any components which may radiate noise or signals within the 2.4GHz 2.5GHz frequency band far away from the antenna or better yet, shield those components. Any noise radiated from the main board in this frequency band will degrade the sensitivity of the module.



## 7 Antenna Performance

Printed PCB antenna on the ATWINC1500-MR210P is a meandered Inverted F Antenna (IFA). Antenna is fed via matching network which is matched for module installed on 1.5mm thick main board. Main board thickness deviation by ±1mm will change RX/TX performance by ±1dB maximum referring to RX/TX performance with default antenna matching network and installed on 1.5mm thick main board.

Measured antenna gain is -6.16dBi.

Radiated patterns in three directions for horizontal and vertical polarization are shown below.



















# 8 Reference Documentation and Support

## 8.1 Reference Documents

Atmel offers a set of collateral documentation to ease integration and device ramp.

The following list of documents are available on the Atmel web or integrated into development tools.

Table 8-1. Reference Documents

| Title                          | Content                                                                                                                                                                                                                                                                          |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet                      |                                                                                                                                                                                                                                                                                  |
| Design Files                   | User Guide, Schematic, PCB layout, Gerber, BOM and System notes on: RF/Radio Full Test Report, radiation pattern, design guide-lines, temperature performance, ESD.                                                                                                              |
| Package                        | How to use package: Out of the Box starting guide, HW limitations and notes, SW Quick start guidelines.                                                                                                                                                                          |
| Platform Getting started Guide | This document.                                                                                                                                                                                                                                                                   |
| HW Design Guide                | Integration guide with clear description of: High level Arch, overview on how to write a networking application, list all API, parameters and structures.  Features of the device, SPI/handshake protocol between device and host MCU, with flow/sequence/state diagram, timing. |
| SW Design Guide                | Explain in details the flow chart and how to use each API to implement all generic use cases (e.g. start AP, start STA, provisioning, UDP, TCP, http, TLS, p2p, errors management, connection/transfer recovery mechanism/state diagram) - usage and sample application note.    |

For a complete listing of development-support tools and documentation, visit <a href="http://www.atmel.com/">http://www.atmel.com/</a> or contact the nearest Atmel field representative.



# 9 Revision History

| Doc Rev. | Date    | Comments                  |
|----------|---------|---------------------------|
| 42430A   | 03/2015 | Initial document release. |

















**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

**F:** (+1)(408) 436.4200

www.atmel.com

© 2015 Atmel Corporation. / Rev.: Atmel-42430A-ATWINC1500-MR210PA-Hardware-Design-Guidelines\_UserGuide\_03/2015.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. ARM®, ARM Connected® logo, and others are the registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.