### INTEGRATED CIRCUITS

# DATA SHEET

# 74LVC273

Octal D-type flip-flop with reset; positive-edge trigger

Product specification Supersedes data of 1996 Jun 06 IC24 Data Handbook





### Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### **FEATURES**

- Wide supply voltage range of 1.2V to 3.6V
- Conforms to JEDEC standard 8-1A
- Inputs accept voltages up to 5.5V
- CMOS low power consumption
- Direct interface with TTL levels
- Output drive capability 50Ω transmission lines @ 85°C

#### DESCRIPTION

The 74LVC273 is a low-voltage Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.

The 74LVC273 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the flip-flop.

All outputs will be forced LOW independently of clock or data inputs by a LOW voltage level on the MR input.

The device is useful for applications where the true output only is required and the clock and master reset are common to all storage elements.

#### QUICK REFERENCE DATA

GND = 0V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5 \text{ ns}$ 

| SYMBOL                             | PARAMETER                                              | CONDITIONS                                      | TYPICAL    | UNIT |
|------------------------------------|--------------------------------------------------------|-------------------------------------------------|------------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>CP to Qn;<br>MR to Q <sub>n</sub> | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V | 6.0<br>6.0 | ns   |
| f <sub>max</sub>                   | Maximum clock frequency                                |                                                 | 230        | MHz  |
| C <sub>I</sub>                     | Input capacitance                                      |                                                 | 5.0        | pF   |
| C <sub>PD</sub>                    | Power dissipation capacitance per flip-flop            | $V_I = GND \text{ to } V_{CC}^{-1}$             | 22         | pF   |

#### NOTE:

 $\Sigma (C_L \times V_{CC}^2 \times f_0) = \text{sum of the outputs.}$ 

#### ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 20-Pin Plastic SO           | -40°C to +85°C    | 74LVC273 D            | 74LVC273 D    | SOT163-1   |
| 20-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVC273 DB           | 74LVC273 DB   | SOT339-1   |
| 20-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74LVC273 PW           | 74LVC273PW DH | SOT360-1   |

#### PIN CONFIGURATION



#### PIN DESCRIPTION

| PIN<br>NUMBER                    | SYMBOL          | FUNCTION                                  |  |  |  |  |  |
|----------------------------------|-----------------|-------------------------------------------|--|--|--|--|--|
| 1                                | MR              | Master reset input (active LOW)           |  |  |  |  |  |
| 2, 5, 6,<br>9, 12, 15,<br>16, 19 | Q0 – Q7         | Flip-flop outputs                         |  |  |  |  |  |
| 3, 4, 7,<br>8, 13, 14,<br>17, 18 | D0 – D7         | Data inputs                               |  |  |  |  |  |
| 10                               | GND             | Ground (0V)                               |  |  |  |  |  |
| 11                               | СР              | Clock input (LOW-to-HIGH, edge-triggered) |  |  |  |  |  |
| 20                               | V <sub>CC</sub> | Positive power supply                     |  |  |  |  |  |

C<sub>PD</sub> is used to determine the dynamic power dissipation (P<sub>D</sub> in  $\mu$ W) P<sub>D</sub> = C<sub>PD</sub> × V<sub>CC</sub><sup>2</sup> x f<sub>i</sub> +  $\Sigma$  (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) where: f<sub>i</sub> = input frequency in MHz; C<sub>L</sub> = output load capacity in pF; f<sub>o</sub> = output frequency in MHz; V<sub>CC</sub> = supply voltage in V;

## Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### **LOGIC SYMBOL**



#### **IEEE/IEC LOGIC SYMBOL**



#### **FUNCTION TABLE**

| OPERATING     |    | INPUTS |    | OUTPUT  |
|---------------|----|--------|----|---------|
| MODES         | MR | СР     | Dn | Q0 – Q7 |
| Reset (clear) | L  | Х      | Х  | L       |
| Load '1'      | Н  | 1      | h  | Н       |
| Load '0'      | Н  | 1      | I  | L       |

HIGH voltage level HIGH voltage level one set-up time prior to the HIGH-to-LOW CP transition

LOW voltage level

LOW voltage level one set-up time prior to the HIGH-to-LOW CP transition

LOW-to-HIGH transition

Don't care

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                                        | CONDITIONS                                                         | LIM | ITS             | UNIT |
|---------------------------------|--------------------------------------------------|--------------------------------------------------------------------|-----|-----------------|------|
| STWIBUL                         | PARAMETER                                        | CONDITIONS                                                         | MIN | MAX             | UNII |
| V                               | DC supply voltage (for max. speed performance)   |                                                                    | 2.7 | 3.6             | V    |
| V <sub>CC</sub>                 | DC supply voltage (for low-voltage applications) |                                                                    | 1.2 | 3.6             | V    |
| VI                              | DC Input voltage range                           |                                                                    | 0   | 5.5             | V    |
| V <sub>I/O</sub>                | DC Input voltage range for I/Os                  |                                                                    | 0   | V <sub>CC</sub> | V    |
| Vo                              | DC output voltage range                          |                                                                    | 0   | V <sub>CC</sub> | V    |
| T <sub>amb</sub>                | Operating free-air temperature range             |                                                                    | -40 | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                        | $V_{CC} = 1.2 \text{ to } 2.7V$<br>$V_{CC} = 2.7 \text{ to } 3.6V$ | 0 0 | 20<br>10        | ns/V |

## Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

In accordance with the Absolute Maximum Rating System (IEC 134)

Voltages are referenced to GND (ground = 0V)

| SYMBOL                             | PARAMETER                                                                                            | CONDITIONS                                                                        | RATING                       | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>                    | DC supply voltage                                                                                    |                                                                                   | -0.5 to +6.5                 | V    |
| I <sub>IK</sub>                    | DC input diode current                                                                               | V <sub>1</sub> < 0                                                                | <b>-</b> 50                  | mA   |
| V <sub>I</sub>                     | DC input voltage                                                                                     | Note 2                                                                            | -0.5 to +5.5                 | V    |
| I <sub>OK</sub>                    | DC output diode current                                                                              | $V_O > V_{CC}$ or $V_O < 0$                                                       | ±50                          | mA   |
| Vo                                 | DC output voltage                                                                                    | Note 2                                                                            | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Io                                 | DC output source or sink current                                                                     | $V_O = 0$ to $V_{CC}$                                                             | ±50                          | mA   |
| I <sub>GND</sub> , I <sub>CC</sub> | DC V <sub>CC</sub> or GND current                                                                    |                                                                                   | ± 100                        | mA   |
| T <sub>stg</sub>                   | Storage temperature range                                                                            |                                                                                   | -65 to +150                  | °C   |
| Ртот                               | Power dissipation per package  – plastic mini-pack (SO)  – plastic shrink mini-pack (SSOP and TSSOP) | above +70°C derate linearly with 8 mW/K above +60°C derate linearly with 5.5 mW/K | 500<br>500                   | mW   |

#### NOTES:

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions voltages are referenced to GND (ground = 0V)

|                                       |                                     |                                                                      | L                     | IMITS            |       |      |
|---------------------------------------|-------------------------------------|----------------------------------------------------------------------|-----------------------|------------------|-------|------|
| SYMBOL                                | PARAMETER                           | TEST CONDITIONS                                                      | Temp = -              | 40°C to          | +85°C | UNIT |
|                                       |                                     |                                                                      | MIN                   | TYP <sup>1</sup> | MAX   | ]    |
| V                                     | HICH level leput voltage            | V <sub>CC</sub> = 1.2V                                               | V <sub>CC</sub>       |                  |       | V    |
| V <sub>IH</sub>                       | HIGH level Input voltage            | V <sub>CC</sub> = 2.7 to 3.6V                                        | 2.0                   |                  |       | ľ    |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | LOW level lanut voltage             | V <sub>CC</sub> = 1.2V                                               |                       |                  | GND   |      |
| V <sub>IL</sub>                       | LOW level Input voltage             | V <sub>CC</sub> = 2.7 to 3.6V                                        |                       |                  | 0.8   | ]    |
|                                       |                                     | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -12mA$         | V <sub>CC</sub> - 0.5 |                  |       |      |
| V <sub>OH</sub>                       | LUCI Llaval autout valtaga          | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = -100 \mu A$   | V <sub>CC</sub> - 0.2 | V <sub>CC</sub>  |       | V    |
|                                       | HIGH level output voltage           | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -12mA$         | V <sub>CC</sub> - 0.6 |                  |       |      |
|                                       |                                     | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -24$ mA        | V <sub>CC</sub> – 1.0 |                  |       |      |
|                                       |                                     | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$          |                       |                  | 0.40  |      |
| V <sub>OL</sub>                       | LOW level output voltage            | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100 \mu A$    |                       |                  | 0.20  | V    |
|                                       |                                     | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 24$ mA         |                       |                  | 0.55  |      |
| I <sub>I</sub>                        | Input leakage current               | $V_{CC} = 3.6V; V_I = 5.5V \text{ or GND}$                           |                       | ±0.1             | ±5    | μΑ   |
| l <sub>OZ</sub>                       | 3-State output OFF-state current    | $V_{CC} = 3.6V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $V_O = V_{CC}$ or GND |                       | 0.1              | ±10   | μΑ   |
| I <sub>CC</sub>                       | Quiescent supply current            | $V_{CC} = 3.6V; V_{I} = V_{CC} \text{ or GND}; I_{O} = 0$            |                       | 0.1              | 10    | μΑ   |
| $\Delta I_{CC}$                       | Additional quiescent supply current | $V_{CC} = 2.7V$ to 3.6V; $V_I = V_{CC} - 0.6V$ ; $I_O = 0$           |                       | 5                | 500   | μΑ   |

#### NOTE

<sup>1.</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

## Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### **AC CHARACTERISTICS**

GND = 0V;  $t_R = t_F = 2.5 \text{ns}$ ;  $C_L = 50 \text{pF}$ ;  $R_L = 500 \Omega$ ;  $T_{amb} = -40 ^{\circ} \text{C}$  to  $+85 ^{\circ} \text{C}$ .

|                                      |                                     |          |     |                  | LIM  | ITS |                        |      | ] ]  |  |
|--------------------------------------|-------------------------------------|----------|-----|------------------|------|-----|------------------------|------|------|--|
| SYMBOL                               | PARAMETER                           | WAVEFORM | Vcc | = 3.3V ±0        | ).3V | ١   | / <sub>CC</sub> = 2.7\ | /    | UNIT |  |
|                                      |                                     |          | MIN | TYP <sup>1</sup> | MAX  | MIN | TYP                    | MAX  | 1    |  |
| t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation delay<br>CP to Qn       | 1        |     | 6.0              | 10.2 |     | 6.6                    | 11.2 | ns   |  |
| t <sub>PHL</sub>                     | Propagation delay MR to Qn          | 2        |     | 6.3              | 11.0 |     | 7.4                    | 12.0 | ns   |  |
| t <sub>W</sub>                       | Clock pulse width<br>HIGH or LOW    | 1        | 4   | 1.2              |      | 5   | 1.8                    |      | ns   |  |
| t <sub>W</sub>                       | Master reset pulse width LOW        | 2        | 4   | 1.2              |      | 5   | 1.7                    |      | ns   |  |
| t <sub>rem</sub>                     | Removal time MR to CP               | 2        | 2   | -1.0             |      | 3   | -1.0                   |      | ns   |  |
| t <sub>su</sub>                      | Set-up time<br>D <sub>n</sub> to CP | 3        | 2   | 0.7              |      | 3   | 1.0                    |      | ns   |  |
| t <sub>h</sub>                       | Hold time<br>D <sub>n</sub> to CP   | 3        | 0   | -0.6             |      | 0   | -0.9                   |      | ns   |  |
| f <sub>max</sub>                     | Maximum clock pulse frequency       | 1        | 125 |                  |      | 100 |                        |      | MHz  |  |

#### NOTE:

#### **AC WAVEFORMS**

 $V_M$  = 1.5V at  $V_{CC} \ge 2.7V.$   $V_M$  = 0.5  $V_{CC}$  at  $V_{CC} < 2.7V.$   $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load.



Waveform 1. Clock (CP) to output (Qn) propagation delays, the clock pulse width and the maximum clock pulse frequency



Waveform 2. Master reset (MR) pulse width, the master reset to output (Qn) propagation delays and the master reset to clock (CP) removal time



Waveform 3. Data set-up and hold times for the data input (D<sub>n</sub>)

<sup>1.</sup> These typical values are at  $V_{CC} = 3.3V$  and  $T_{amb} = 25^{\circ}C$ .

# Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### **TEST CIRCUIT**



Waveform 4. Load circuitry for switching times

# Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | O              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | ٧    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | o° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    |            | EUROPEAN   | ISSUE DATE |                                 |
|----------|--------|----------|------------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | PROJECTION | ISSUE DATE |            |                                 |
| SOT163-1 | 075E04 | MS-013AC |            |            |            | <del>92-11-17</del><br>95-01-24 |

1998 May 20 7

# Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



#### **DIMENSIONS** (mm are the original dimensions)

|      |           |              | 9              |      |              | ,            |                  |                  |      |            |      |              |            |     |      |     |                  |          |
|------|-----------|--------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| UNIT | A<br>max. | Α1           | A <sub>2</sub> | Α3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES     |            | EUROPEAN | ISSUE DATE                       |  |
|----------|-----|----------|------------|------------|----------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | PROJECTION | ISSUE DATE |          |                                  |  |
| SOT339-1 |     | MO-150AE |            |            |          | <del>-93-09-08</del><br>95-02-04 |  |

# Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



#### 0 2.5 5 mm scale

#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | рb           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|-----------------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05          | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|----------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | 1990E DATE                       |  |
| SOT360-1 |     | MO-153AC |          |            |            | <del>-93-06-16</del><br>95-02-04 |  |

1998 May 20 9

### Octal D-type flip-flop with reset; positive-edge trigger

74LVC273

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act.

© Copyright Philips Electronics North America Corporation 1998
All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-04505

Let's make things better.







This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.