# **Computer Architecture LAB 1 Report**

## 1. Modules Explanation

### Adder

Adder module reads the PC of current cycle and a value as input, and outputs the PC of next cycle. This module adds current PC with the value, and the result will be the PC of next cycle.

### Control

Control module reads Opcode(instruction[6:0]) as input, and outputs ALUOp, ALUSrc, and RegWrite three control signals. In this lab, we always write back to register, so RegWrite should be set to 1. ALUOp and ALUSrc depend on Opcode[5], if Opcode[5] == 0, the instruction contains immediate segment, so ALUSrc should be set to 1(which means the ALU should read immediate as input), and ALUOp should be set to 01. Otherwise, ALUSrc should be set to 0 and ALUOp should be set to 00.

### **ALU\_Control**

ALU\_Control module reads funct7(instruction[31:25]), funct3(instruction[14:12]), and ALUOp(output by Control) as input, and outputs ALUCtrl signal to determine function type. The differences in funct7, funct3, and ALUOp enable us to separate eight types of function, and thus map them to individual signal ALUCtrl.

The map of ALUCtrl signal to function:

000: add 001: and 010: xor 011: sll 100: sub 101: mul 110: srai

### Sign\_Extend

Sign\_Extend reads to\_extend(instruction[31:20]) and outputs immediate(the sign extended result). This module extends to\_extend base on the MSB of to\_extend. If it is 0, which means it is a positive number, we pad 0 for it. Otherwise, pad 1. Finally, store the result back to immediate.

#### MUX32

MUX32 module reads three input, rs2\_data(data of register 2), immediate(the sign-extended value of imme field), sel(signal for whether to choose rs2\_data or immediate, which is actually ALUSrc outputs by Control), and outputs ALU\_i\_2. This module selects output base on sel signal, if sel == 0, ALU\_i\_2 = rs2\_data, else, ALU\_i\_2 = immediate. This module aims to decide whether to use the value of immediate.

### **ALU**

ALU module reads ALU\_i\_1(data of register 1), ALU\_i\_2(output of MUX32), sel(which is ALUCtrl, output by ALU\_Control), and outputs ALU\_result(which should be write back to register rd). This module will decide a calculation type base on sel signal and implement that on ALU\_i\_1 and ALU\_i\_2, and store the result back to ALU\_result.

### **CPU**

CPU module consists of Adder, Control, ALU\_Control, Sign\_Extend, MUX32, ALU, PC, Instruction\_Memory, and Register, 9 modules in total.

The workflow of CPU is

- 1. Get the current PC from module PC.
- 2. Use module Instruction\_Memory to fetch instruction base on current PC and use module Adder to get the PC of next cycle.
- 3. Forward instruction[6:0] to module Control, and it will generate ALUOp, ALUSrc, and RegWrite, three signals.
- 4. Forward instruction [19:15], [24:20], [11:7], ALU\_Result and RegWrite to module Registers, it will generate rs1\_data(ALU\_i\_1) and rs2\_data.
- 5. Forward Instruction[31:20] to module Sign\_Extend, and it will output the extend result immediate.
- 6. Forward rs2\_data, immediate, and ALUSrc to module MUX32, and it will output the selected value ALU\_i\_2 base on ALUSrc.
- 7. Forward instruction[31:25], [14:12] and ALUOp to module ALU\_Control, and it will generate ALUCtrl to determine what action should ALU take.
- 8. Module ALU reads ALU\_i\_1, ALU\_i\_2, and ALUCtrl. And take the corresponding action to generate output ALU\_Result, and pass it back to module Resisters.

## 2. Development Environment

MacOS with M1 Apple Chip