

# Virtex-7 T and XT FPGAs Data Sheet: DC and AC Switching Characteristics

DS183 (v1.28) March 13, 2019

**Product Specification** 

# Introduction

Virtex®-7 T and XT FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices operate at  $V_{CCINT} = 1.0V$  and are screened for lower maximum static power. The speed specification of a -2L device is the same as the -2 speed grade. The -2G speed grade is available in devices utilizing Stacked Silicon Interconnect (SSI) technology. The -2G speed grade supports 12.5 Gb/s GTX or 13.1 Gb/s GTH transceivers as well as the standard -2 speed grade specifications.

Virtex-7 T and XT FPGA DC and AC characteristics are specified in commercial, extended, industrial, and military temperature ranges. Except for the operating temperature range or unless otherwise noted, all the DC and AC electrical parameters are the same for a particular speed grade (that is, the timing characteristics of a -1M speed grade military

device are the same as for a -1C speed grade commercial device). However, only selected speed grades and/or devices are available in each temperature range.

All supply voltage and junction temperature specifications are representative of worst-case conditions. The parameters included are common to popular designs and typical applications.

Available device and package combinations can be found in:

- 7 Series FPGAs Overview (DS180)
- Defense-Grade 7 Series FPGAs Overview (DS185)

This Virtex-7 T and XT FPGA data sheet, part of an overall set of documentation on the 7 series FPGAs, is available on the Xilinx website at <a href="https://www.xilinx.com/7">www.xilinx.com/7</a>.

# **DC Characteristics**

Table 1: Absolute Maximum Ratings(1)

| Symbol                    | Description                                                                                                          | Min   | Max                     | Units |
|---------------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------------------------|-------|
| FPGA Logic                |                                                                                                                      | J     |                         |       |
| V <sub>CCINT</sub>        | Internal supply voltage                                                                                              | -0.5  | 1.1                     | V     |
| V <sub>CCAUX</sub>        | Auxiliary supply voltage                                                                                             | -0.5  | 2.0                     | V     |
| V <sub>CCBRAM</sub>       | Supply voltage for the block RAM memories                                                                            | -0.5  | 1.1                     | V     |
| V                         | Output drivers supply voltage for 3.3V HR I/O banks                                                                  | -0.5  | 3.6                     | V     |
| v <sub>cco</sub>          | Output drivers supply voltage for 1.8V HP I/O banks                                                                  | -0.5  | 2.0                     | V     |
| V <sub>CCAUX_IO</sub>     | Auxiliary supply voltage                                                                                             | -0.5  | 2.06                    | V     |
| V <sub>REF</sub>          | Input reference voltage                                                                                              | -0.5  | 2.0                     | V     |
|                           | I/O input voltage for 3.3V HR I/O banks                                                                              | -0.40 | V <sub>CCO</sub> + 0.55 | V     |
| V <sub>IN</sub> (2)(3)(4) | I/O input voltage for 1.8V HP I/O banks                                                                              | -0.55 | V <sub>CCO</sub> + 0.55 | V     |
| · IIV                     | I/O input voltage (when $V_{CCO}$ = 3.3V) for $V_{REF}$ and differential I/O standards except TMDS_33 <sup>(5)</sup> | -0.40 | 2.625                   | V     |
| V <sub>CCBATT</sub>       | Key memory battery backup supply                                                                                     | -0.5  | 2.0                     | V     |
| GTX and GTH               | Transceivers                                                                                                         |       |                         |       |
| V <sub>MGTAVCC</sub>      | Analog supply voltage for the GTX/GTH transmitter and receiver circuits                                              | -0.5  | 1.1                     | V     |
| V <sub>MGTAVTT</sub>      | Analog supply voltage for the GTX/GTH transmitter and receiver termination circuits                                  | -0.5  | 1.32                    | V     |
| V <sub>MGTVCCAUX</sub>    | Auxiliary analog Quad PLL (QPLL) voltage supply for the GTX/GTH transceivers                                         | -0.5  | 1.935                   | V     |
| V <sub>MGTREFCLK</sub>    | GTX/GTH transceiver reference clock absolute input voltage                                                           | -0.5  | 1.32                    | V     |

© 2011–2017 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Kintex, Artix, Zynq, Spartan, ISE, Vivado and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.





Table 1: Absolute Maximum Ratings(1) (Cont'd)

| Symbol                     | Description                                                                                  | Min  | Max  | Units |
|----------------------------|----------------------------------------------------------------------------------------------|------|------|-------|
| V <sub>MGTAVTTRCAL</sub>   | Analog supply voltage for the resistor calibration circuit of the GTX/GTH transceiver column | -0.5 | 1.32 | V     |
| V <sub>IN</sub>            | Receiver (RXP/RXN) and Transmitter (TXP/TXN) absolute input voltage                          | -0.5 | 1.26 | V     |
| I <sub>DCIN-FLOAT</sub>    | DC input current for receiver input pins DC coupled RX termination = floating                | _    | 14   | mA    |
| I <sub>DCIN-MGTAVTT</sub>  | DC input current for receiver input pins DC coupled RX termination = V <sub>MGTAVTT</sub>    | _    | 12   | mA    |
| I <sub>DCIN-GND</sub>      | DC input current for receiver input pins DC coupled RX termination = GND                     | _    | 6.5  | mA    |
| I <sub>DCOUT-FLOAT</sub>   | DC output current for transmitter pins DC coupled RX termination = floating                  | _    | 14   | mA    |
| I <sub>DCOUT-MGTAVTT</sub> | DC output current for transmitter pins DC coupled RX termination = V <sub>MGTAVTT</sub>      | _    | 12   | mA    |
| XADC                       |                                                                                              | -    |      |       |
| V <sub>CCADC</sub>         | XADC supply relative to GNDADC                                                               | -0.5 | 2.0  | V     |
| V <sub>REFP</sub>          | XADC reference input relative to GNDADC                                                      | -0.5 | 2.0  | V     |
| Temperature                |                                                                                              |      |      | "     |
| T <sub>STG</sub>           | Storage temperature (ambient)                                                                | -65  | 150  | °C    |
| т                          | Maximum soldering temperature for Pb/Sn component bodies <sup>(6)</sup>                      | _    | +220 | °C    |
| T <sub>SOL</sub>           | Maximum soldering temperature for Pb-free component bodies <sup>(6)</sup>                    | _    | +260 | °C    |
| Tj                         | Maximum junction temperature <sup>(6)</sup>                                                  | _    | +125 | °C    |

- Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
- 2. The lower absolute voltage specification always applies.
- 3. For I/O operation, refer to the 7 Series FPGAs SelectIO Resources User Guide (UG471).
- 4. The maximum limit applies to DC signals. For maximum undershoot and overshoot AC specifications, see Table 4 and Table 5.
- 5. See Table 10 for TMDS\_33 specifications.
- 6. For soldering guidelines and thermal considerations, see the 7 Series FPGA Packaging and Pinout Specification (UG475).

Table 2: Recommended Operating Conditions(1)(2)

| Symbol                               | Description                                                                                                                       | Min   | Тур  | Max                    | Units |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------|------------------------|-------|
| FPGA Logic                           |                                                                                                                                   |       |      |                        |       |
|                                      | Internal supply voltage                                                                                                           | 0.97  | 1.00 | 1.03                   | V     |
| V <sub>CCINT</sub> <sup>(3)</sup>    | Internal supply voltage for -1C devices with voltage identification (VID) bit programmed to run at 0.9V typical <sup>(4)</sup> .  | 0.87  | 0.90 | 0.93                   | V     |
|                                      | Block RAM supply voltage                                                                                                          | 0.97  | 1.00 | 1.03                   | ٧     |
| V <sub>CCBRAM</sub> <sup>(3)</sup>   | Block RAM supply voltage for -1C devices with voltage identification (VID) bit programmed to run at 0.9V typical <sup>(4)</sup> . | 0.87  | 0.90 | 1.03                   | V     |
| V <sub>CCAUX</sub>                   | Auxiliary supply voltage                                                                                                          | 1.71  | 1.80 | 1.89                   | V     |
| V (5)(6)                             | Supply voltage for 3.3V HR I/O banks                                                                                              | 1.14  | _    | 3.465                  | ٧     |
| V <sub>CCO</sub> <sup>(5)(6)</sup>   | Supply voltage for 1.8V HP I/O banks                                                                                              | 1.14  | _    | 1.89                   | ٧     |
| V (7)                                | Auxiliary supply voltage when set to 1.8V                                                                                         | 1.71  | 1.80 | 1.89                   | V     |
| V <sub>CCAUX_IO</sub> <sup>(7)</sup> | Auxiliary supply voltage when set to 2.0V                                                                                         | 1.94  | 2.00 | 2.06                   | ٧     |
|                                      | I/O input voltage                                                                                                                 | -0.20 | _    | V <sub>CCO</sub> + 0.2 | ٧     |
| V <sub>IN</sub> <sup>(8)</sup>       | I/O input voltage (when $V_{CCO}$ = 3.3V) for $V_{REF}$ and differential I/O standards except TMDS_33 <sup>(9)</sup>              | -0.20 | _    | 2.625                  | V     |
| I <sub>IN</sub> <sup>(10)</sup>      | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode.                              | _     | _    | 10                     | mA    |



Table 2: Recommended Operating Conditions(1)(2) (Cont'd)

| Symbol                                 | Description                                                                                                 | Min         | Тур  | Max  | Units |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------|------|------|-------|
| V <sub>CCBATT</sub> <sup>(11)</sup>    | Battery voltage                                                                                             | 1.0         | _    | 1.89 | ٧     |
| GTX and GTH Tra                        | ansceivers                                                                                                  |             |      |      |       |
| V (12)                                 | Analog supply voltage for the GTX/GTH transceiver QPLL frequency range $\leq 10.3125~\text{GHz}^{(13)(14)}$ | 0.97        | 1.0  | 1.08 | V     |
| V <sub>MGTAVCC</sub> <sup>(12)</sup>   | Analog supply voltage for the GTX/GTH transceiver QPLL frequency range > 10.3125 GHz                        | 1.02        | 1.05 | 1.08 | V     |
| V <sub>MGTAVTT</sub> <sup>(12)</sup>   | Analog supply voltage for the GTX/GTH transmitter and receiver termination circuits                         | 1.17        | 1.2  | 1.23 | V     |
| V <sub>MGTVCCAUX</sub> <sup>(12)</sup> | Auxiliary analog Quad PLL (QPLL) voltage supply for the transceivers                                        | 1.75        | 1.80 | 1.85 | V     |
| V <sub>MGTAVTTRCAL</sub> (12)          | Analog supply voltage for the resistor calibration circuit of the GTX/GTH transceiver column                | 1.17        | 1.2  | 1.23 | V     |
| XADC                                   |                                                                                                             |             |      |      |       |
| V <sub>CCADC</sub>                     | XADC supply relative to GNDADC                                                                              | 1.71        | 1.80 | 1.89 | V     |
| V <sub>REFP</sub>                      | Externally supplied reference voltage                                                                       | 1.20        | 1.25 | 1.30 | ٧     |
| Temperature                            |                                                                                                             |             | 1    | 11   | 1     |
|                                        | Junction temperature operating range for commercial (C) temperature devices                                 | 0           | _    | 85   | °C    |
| $ T_{j} $                              | Junction temperature operating range for extended (E) temperature devices                                   | 0           | _    | 100  | °C    |
|                                        | Junction temperature operating range for industrial (I) temperature devices                                 | -40         | _    | 100  | °C    |
|                                        | Junction temperature operating range for military (M) temperature devices                                   | <b>-</b> 55 | _    | 125  | °C    |

- 1. All voltages are relative to ground.
- 2. For the design of the power distribution system, consult the 7 Series FPGAs PCB Design and Pin Planning Guide (UG483).
- 3. V<sub>CCINT</sub> and V<sub>CCBRAM</sub> should be connected to the same supply.
- 4. For more information on the VID bit see the Lowering Power using the Voltage Identification Bit application note (XAPP555).
- Configuration data is retained even if V<sub>CCO</sub> drops to 0V.
- 6. Includes  $V_{CCO}$  of 1.2V, 1.35V, 1.5V, 1.8V, 2.5V (HR I/O only), 3.3V (HR I/O only) at  $\pm 5\%$ .
- 7. For more information, refer to the V<sub>CCAUX IO</sub> section of 7 Series FPGAs SelectIO Resources User Guide (UG471).
- 8. The lower absolute voltage specification always applies.
- 9. See Table 10 for TMDS\_33 specifications.
- 10. A total of 200 mA per bank should not be exceeded.
- 11. V<sub>CCBATT</sub> is required only when using bitstream encryption. If battery is not used, connect V<sub>CCBATT</sub> to either ground or V<sub>CCAUX</sub>.
- 12. Each voltage listed requires the filter circuit described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 13. For data rates  $\leq$  10.3125 Gb/s,  $V_{MGTAVCC}$  should be 1.0V  $\pm$ 3% for lower power consumption.
- 14. For lower power consumption, V<sub>MGTAVCC</sub> should be 1.0V ±3% over the entire CPLL frequency range.

## Table 3: DC Characteristics Over Recommended Operating Conditions

| Symbol                         | Description                                                                              | Min  | Typ <sup>(1)</sup> | Max | Units |
|--------------------------------|------------------------------------------------------------------------------------------|------|--------------------|-----|-------|
| V <sub>DRINT</sub>             | Data retention V <sub>CCINT</sub> voltage (below which configuration data might be lost) | 0.75 | _                  | _   | ٧     |
| V <sub>DRI</sub>               | Data retention V <sub>CCAUX</sub> voltage (below which configuration data might be lost) | 1.5  | _                  | _   | ٧     |
| I <sub>REF</sub>               | V <sub>REF</sub> leakage current per pin                                                 | _    | _                  | 15  | μΑ    |
| IL                             | Input or output leakage current per pin (sample-tested)                                  | _    | _                  | 15  | μΑ    |
| C <sub>IN</sub> <sup>(2)</sup> | Die input capacitance at the pad                                                         | _    | _                  | 8   | pF    |



Table 3: DC Characteristics Over Recommended Operating Conditions (Cont'd)

| Symbol                              | Description                                                                                                   | Min | Typ <sup>(1)</sup> | Max | Units |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|
|                                     | Pad pull-up (when selected) @ $V_{IN} = 0V$ , $V_{CCO} = 3.3V$                                                | 90  | _                  | 330 | μΑ    |
| I <sub>RPU</sub>                    | Pad pull-up (when selected) @ $V_{IN} = 0V$ , $V_{CCO} = 2.5V$                                                | 68  | -                  | 250 | μΑ    |
|                                     | Pad pull-up (when selected) @ $V_{IN} = 0V$ , $V_{CCO} = 1.8V$                                                | 34  | _                  | 220 | μΑ    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.5V                                   | 23  | _                  | 150 | μΑ    |
|                                     | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.2V                                   | 12  | _                  | 120 | μΑ    |
|                                     | Pad pull-down (when selected) @ V <sub>IN</sub> = 3.3V                                                        | 68  | _                  | 330 | μΑ    |
| I <sub>RPD</sub>                    | Pad pull-down (when selected) @ V <sub>IN</sub> = 1.8V                                                        |     | _                  | 180 | μΑ    |
| I <sub>CCADC</sub>                  | Analog supply current, analog circuits in powered up state                                                    | _   | _                  | 25  | mA    |
| I <sub>BATT</sub> (3)               | Battery supply current                                                                                        | _   | _                  | 150 | nA    |
|                                     | The<br>venin equivalent resistance of programmable input termination to<br>$\rm V_{CCO}/2$ (UNTUNED_SPLIT_40) | 28  | 40                 | 55  | Ω     |
| R <sub>IN_TERM</sub> <sup>(4)</sup> | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 (UNTUNED_SPLIT_50)    | 35  | 50                 | 65  | Ω     |
|                                     | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 (UNTUNED_SPLIT_60)    | 44  | 60                 | 83  | Ω     |
| n                                   | Temperature diode ideality factor                                                                             | _   | 1.010              | -   | -     |
| r                                   | Temperature diode series resistance                                                                           | _   | 2                  | -   | Ω     |

- 1. Typical values are specified at nominal voltage, 25°C.
- 2. This measurement represents the die capacitance at the pad, not including the package.
- Maximum value specified for worst-case process at 25°C. For the XC7VX1140T and XC7V2000T devices, multiply the value by the number of super-logic regions (SLRs) in the device.
- 4. Termination resistance to a V<sub>CCO</sub>/2 level.

Table 4: V<sub>IN</sub> Maximum Allowed AC Voltage Overshoot and Undershoot for 3.3V HR I/O Banks<sup>(1)(2)</sup>

| AC Voltage Overshoot    | % of UI @-55°C to 125°C | AC Voltage Undershoot | % of UI @-55°C to 125°C |
|-------------------------|-------------------------|-----------------------|-------------------------|
|                         |                         | -0.40                 | 100                     |
| V . 0.55                | 100                     | -0.45                 | 61.7                    |
| V <sub>CCO</sub> + 0.55 | 100                     | -0.50                 | 25.8                    |
|                         |                         | -0.55                 | 11.0                    |
| V <sub>CCO</sub> + 0.60 | 46.6                    | -0.60                 | 4.77                    |
| V <sub>CCO</sub> + 0.65 | 21.2                    | -0.65                 | 2.10                    |
| V <sub>CCO</sub> + 0.70 | 9.75                    | -0.70                 | 0.94                    |
| V <sub>CCO</sub> + 0.75 | 4.55                    | -0.75                 | 0.43                    |
| V <sub>CCO</sub> + 0.80 | 2.15                    | -0.80                 | 0.20                    |
| V <sub>CCO</sub> + 0.85 | 1.02                    | -0.85                 | 0.09                    |
| V <sub>CCO</sub> + 0.90 | 0.49                    | -0.90                 | 0.04                    |
| V <sub>CCO</sub> + 0.95 | 0.24                    | -0.95                 | 0.02                    |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. The peak voltage of the overshoot or undershoot, and the duration above V<sub>CCO</sub> + 0.20V or below GND 0.20V, must not exceed the values in this table.



Table 5: V<sub>IN</sub> Maximum Allowed AC Voltage Overshoot and Undershoot for 1.8V HP I/O Banks<sup>(1)(2)</sup>

| AC Voltage Overshoot    | % of UI @-55°C to 125°C | AC Voltage Undershoot | % of UI @-55°C to 125°C |
|-------------------------|-------------------------|-----------------------|-------------------------|
| V <sub>CCO</sub> + 0.55 | 100                     | -0.55                 | 100                     |
| V <sub>CCO</sub> + 0.60 | 50.0 <sup>(3)</sup>     | -0.60                 | 50.0 <sup>(3)</sup>     |
| V <sub>CCO</sub> + 0.65 | 50.0 <sup>(3)</sup>     | -0.65                 | 50.0 <sup>(3)</sup>     |
| V <sub>CCO</sub> + 0.70 | 47.0                    | -0.70                 | 50.0 <sup>(3)</sup>     |
| V <sub>CCO</sub> + 0.75 | 21.2                    | -0.75                 | 50.0 <sup>(3)</sup>     |
| V <sub>CCO</sub> + 0.80 | 9.71                    | -0.80                 | 50.0 <sup>(3)</sup>     |
| V <sub>CCO</sub> + 0.85 | 4.51                    | -0.85                 | 28.4                    |
| V <sub>CCO</sub> + 0.90 | 2.12                    | -0.90                 | 12.7                    |
| V <sub>CCO</sub> + 0.95 | 1.01                    | -0.95                 | 5.79                    |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. The peak voltage of the overshoot or undershoot, and the duration above V<sub>CCO</sub> + 0.20V or below GND 0.20V, must not exceed the values in this table.
- 3. For UI lasting less than 20  $\mu s$ .

Table 6: Typical Quiescent Supply Current

| Cumhal              | Description                                 | Davisa     |      |      | Speed | d Grade |      |      | mA<br>mA<br>mA<br>mA<br>mA |
|---------------------|---------------------------------------------|------------|------|------|-------|---------|------|------|----------------------------|
| Symbol              | Description                                 | Device     | -3   | -2G  | -2    | -2L     | -1   | -1M  | Units                      |
| I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current | XC7V585T   | 1483 | 1483 | 1483  | 1483    | 1483 | N/A  | mA                         |
|                     |                                             | XC7V2000T  | N/A  | 3756 | 3756  | 3756    | 3756 | N/A  | mA                         |
|                     |                                             | XC7VX330T  | 1012 | 1012 | 1012  | 1012    | 1012 | N/A  | mA                         |
|                     |                                             | XC7VX415T  | 1324 | 1324 | 1324  | 1324    | 1324 | N/A  | mA                         |
|                     |                                             | XC7VX485T  | 1578 | 1578 | 1578  | 1578    | 1578 | N/A  | mA                         |
|                     |                                             | XC7VX550T  | 2214 | 2214 | 2214  | 2214    | 2214 | N/A  | mA                         |
|                     |                                             | XC7VX690T  | 2214 | 2214 | 2214  | 2214    | 2214 | N/A  | mA                         |
|                     |                                             | XC7VX980T  | N/A  | 2580 | 2580  | 2580    | 2580 | N/A  | mA                         |
|                     |                                             | XC7VX1140T | N/A  | 3448 | 3448  | 3448    | 3448 | N/A  | mA                         |
|                     |                                             | XQ7V585T   | N/A  | N/A  | 1483  | 1483    | 1483 | 1483 | mA                         |
|                     |                                             | XQ7VX330T  | N/A  | N/A  | 1012  | 1012    | 1012 | 1012 | mA                         |
|                     |                                             | XQ7VX485T  | N/A  | N/A  | 1578  | 1578    | 1578 | 1578 | mA                         |
|                     |                                             | XQ7VX690T  | N/A  | N/A  | 2214  | N/A     | 2214 | N/A  | mA                         |
|                     |                                             | XQ7VX980T  | N/A  | N/A  | N/A   | 2580    | 2580 | N/A  | mA                         |



Table 6: Typical Quiescent Supply Current (Cont'd)

| Oh. ad              | Description                                 | Davis      |     |     | Speed | d Grade |     |      | I I a it a |
|---------------------|---------------------------------------------|------------|-----|-----|-------|---------|-----|------|------------|
| Symbol              | Description                                 | Device     | -3  | -2G | -2    | -2L     | -1  | -1 M | Units      |
| Iccoq               | Quiescent V <sub>CCO</sub> supply current   | XC7V585T   | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7V2000T  | N/A | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX330T  | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX415T  | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX485T  | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX550T  | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX690T  | 1   | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX980T  | N/A | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XC7VX1140T | N/A | 1   | 1     | 1       | 1   | N/A  | mA         |
|                     |                                             | XQ7V585T   | N/A | N/A | 1     | 1       | 1   | 1    | mA         |
|                     |                                             | XQ7VX330T  | N/A | N/A | 1     | 1       | 1   | 1    | mA         |
|                     |                                             | XQ7VX485T  | N/A | N/A | 1     | 1       | 1   | 1    | mA         |
|                     |                                             | XQ7VX690T  | N/A | N/A | 1     | N/A     | 1   | N/A  | mA         |
|                     |                                             | XQ7VX980T  | N/A | N/A | N/A   | 1       | 1   | N/A  | mA         |
| I <sub>CCAUXQ</sub> | Quiescent V <sub>CCAUX</sub> supply current | XC7V585T   | 114 | 114 | 114   | 114     | 114 | N/A  | mA         |
|                     |                                             | XC7V2000T  | N/A | 315 | 315   | 315     | 315 | N/A  | mA         |
|                     |                                             | XC7VX330T  | 73  | 73  | 73    | 73      | 73  | N/A  | mA         |
|                     |                                             | XC7VX415T  | 88  | 88  | 88    | 88      | 88  | N/A  | mA         |
|                     |                                             | XC7VX485T  | 104 | 104 | 104   | 104     | 104 | N/A  | mA         |
|                     |                                             | XC7VX550T  | 147 | 147 | 147   | 147     | 147 | N/A  | mA         |
|                     |                                             | XC7VX690T  | 147 | 147 | 147   | 147     | 147 | N/A  | mA         |
|                     |                                             | XC7VX980T  | N/A | 183 | 183   | 183     | 183 | N/A  | mA         |
|                     |                                             | XC7VX1140T | N/A | 250 | 250   | 250     | 250 | N/A  | mA         |
|                     |                                             | XQ7V585T   | N/A | N/A | 114   | 114     | 114 | 114  | mA         |
|                     |                                             | XQ7VX330T  | N/A | N/A | 73    | 73      | 73  | 73   | mA         |
|                     |                                             | XQ7VX485T  | N/A | N/A | 104   | 104     | 104 | 104  | mA         |
|                     |                                             | XQ7VX690T  | N/A | N/A | 147   | N/A     | 147 | N/A  | mA         |
|                     |                                             | XQ7VX980T  | N/A | N/A | N/A   | 183     | 183 | N/A  | mA         |



Table 6: Typical Quiescent Supply Current (Cont'd)

| Cumbal                 | Description                                    | Davisa     |     |     | Speed | d Grade |    |      | mA m |
|------------------------|------------------------------------------------|------------|-----|-----|-------|---------|----|------|------------------------------------------|
| Symbol                 | Description                                    | Device     | -3  | -2G | -2    | -2L     | -1 | -1 M |                                          |
| I <sub>CCAUX_IOQ</sub> | Quiescent V <sub>CCAUX_IO</sub> supply current | XC7V585T   | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7V2000T  | N/A | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX330T  | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX415T  | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX485T  | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX550T  | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX690T  | 2   | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX980T  | N/A | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XC7VX1140T | N/A | 2   | 2     | 2       | 2  | N/A  | mA                                       |
|                        |                                                | XQ7V585T   | N/A | N/A | 2     | 2       | 2  | 2    | mA                                       |
|                        |                                                | XQ7VX330T  | N/A | N/A | 2     | 2       | 2  | 2    | mA                                       |
|                        |                                                | XQ7VX485T  | N/A | N/A | 2     | 2       | 2  | 2    | mA                                       |
|                        |                                                | XQ7VX690T  | N/A | N/A | 2     | N/A     | 2  | N/A  | mA                                       |
|                        |                                                | XQ7VX980T  | N/A | N/A | N/A   | 2       | 2  | N/A  | mA                                       |
| I <sub>CCBRAMQ</sub>   | Quiescent V <sub>CCBRAM</sub> supply current   | XC7V585T   | 34  | 34  | 34    | 34      | 34 | N/A  | mA                                       |
|                        |                                                | XC7V2000T  | N/A | 56  | 56    | 56      | 56 | N/A  | mA                                       |
|                        |                                                | XC7VX330T  | 32  | 32  | 32    | 32      | 32 | N/A  | mA                                       |
|                        |                                                | XC7VX415T  | 38  | 38  | 38    | 38      | 38 | N/A  | mA                                       |
|                        |                                                | XC7VX485T  | 44  | 44  | 44    | 44      | 44 | N/A  | mA                                       |
|                        |                                                | XC7VX550T  | 63  | 63  | 63    | 63      | 63 | N/A  | mA                                       |
|                        |                                                | XC7VX690T  | 63  | 63  | 63    | 63      | 63 | N/A  | mA                                       |
|                        |                                                | XC7VX980T  | N/A | 65  | 65    | 65      | 65 | N/A  | mA                                       |
|                        |                                                | XC7VX1140T | N/A | 81  | 81    | 81      | 81 | N/A  | mA                                       |
|                        |                                                | XQ7V585T   | N/A | N/A | 34    | 34      | 34 | 34   | mA                                       |
|                        |                                                | XQ7VX330T  | N/A | N/A | 32    | 32      | 32 | 32   | mA                                       |
|                        |                                                | XQ7VX485T  | N/A | N/A | 44    | 44      | 44 | 44   | mA                                       |
|                        |                                                | XQ7VX690T  | N/A | N/A | 63    | N/A     | 63 | N/A  | mA                                       |
|                        |                                                | XQ7VX980T  | N/A | N/A | N/A   | 65      | 65 | N/A  | mA                                       |

- 1. Typical values are specified at nominal voltage, 85°C junction temperatures (T<sub>i</sub>) with single-ended SelectIO resources.
- 2. Typical values are for blank configured devices with no output current loads, no active input pull-up resistors, all I/O pins are 3-state and floating.
- 3. Use the Xilinx Power Estimator (XPE) spreadsheet tool (download at <a href="http://www.xilinx.com/power">http://www.xilinx.com/power</a>) to estimate static power consumption for conditions other than those specified.



# Power-On/Off Power Supply Sequencing

The recommended power-on sequence is  $V_{CCINT}$ ,  $V_{CCBRAM}$ ,  $V_{CCAUX}$ ,  $V_{CCAUX}$ ,  $V_{CCAUX}$ , and  $V_{CCO}$  to achieve minimum current draw and ensure that the I/Os are 3-stated at power-on. The recommended power-off sequence is the reverse of the power-on sequence. If  $V_{CCINT}$  and  $V_{CCBRAM}$  have the same recommended voltage levels then both can be powered by the same supply and ramped simultaneously. If  $V_{CCAUX}$ ,  $V_{CCAUX}$ , and  $V_{CCO}$  have the same recommended voltage levels then they can be powered by the same supply and ramped simultaneously.

For V<sub>CCO</sub> voltages of 3.3V in HR I/O banks and configuration bank 0:

- The voltage difference between V<sub>CCO</sub> and V<sub>CCAUX</sub> must not exceed 2.625V for longer than T<sub>VCCO2VCCAUX</sub> for each power-on/off cycle to maintain device reliability levels.
- The T<sub>VCCO2VCCAUX</sub> time can be allocated in any percentage between the power-on and power-off ramps.

The recommended power-on sequence to achieve minimum current draw for the GTX/GTH transceivers is  $V_{CCINT}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVTT}$ . There is no recommended sequencing for  $V_{MGTAVCC}$ . Both  $V_{MGTAVCC}$  and  $V_{CCINT}$  can be ramped simultaneously. The recommended power-off sequence is the reverse of the power-on sequence to achieve minimum current draw.

If these recommended sequences are not met, current drawn from V<sub>MGTAVTT</sub> can be higher than specifications during power-up and power-down.

- When  $V_{MGTAVTT}$  is powered before  $V_{MGTAVCC}$  and  $V_{MGTAVTT} V_{MGTAVCC} > 150$  mV and  $V_{MGTAVCC} < 0.7V$ , the  $V_{MGTAVTT}$  current draw can increase by 460 mA per transceiver during  $V_{MGTAVCC}$  ramp up. The duration of the current draw can be up to 0.3 x  $T_{MGTAVCC}$  (ramp time from GND to 90% of  $V_{MGTAVCC}$ ). The reverse is true for power-down.
- When V<sub>MGTAVTT</sub> is powered before V<sub>CCINT</sub> and V<sub>MGTAVTT</sub> V<sub>CCINT</sub> > 150 mV and V<sub>CCINT</sub> < 0.7V, the V<sub>MGTAVTT</sub> current draw can increase by 50 mA per transceiver during V<sub>CCINT</sub> ramp up. The duration of the current draw can be up to 0.3 x T<sub>VCCINT</sub> (ramp time from GND to 90% of V<sub>CCINT</sub>). The reverse is true for power-down.

There is no recommended sequence for supplies not shown.



Table 7 shows the minimum current, in addition to  $I_{CCQ}$ , that is required by Virtex-7 T and XT devices for proper power-on and configuration. If the current minimums shown in Table 6 and Table 7 are met, the device powers on after all five supplies have passed through their power-on reset threshold voltages. The FPGA must not be configured until after  $V_{CCINT}$  is applied.

Once initialized and configured, use the Xilinx Power tools to estimate current drain on these supplies.

Table 7: Power-On Current for Virtex-7 T and XT Devices

| Device     | ICCINTMIN                  | I <sub>CCAUXMIN</sub>     | I <sub>CCOMIN</sub>                | I <sub>CCAUX_IO</sub>                   | ICCBRAM                    | Units |
|------------|----------------------------|---------------------------|------------------------------------|-----------------------------------------|----------------------------|-------|
| XC7V585T   | I <sub>CCINTQ</sub> + 2700 | I <sub>CCAUXQ</sub> + 40  | I <sub>CCOQ</sub> + 60 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 108 | mA    |
| XC7V2000T  | I <sub>CCINTQ</sub> + 4000 | I <sub>CCAUXQ</sub> + 80  | I <sub>CCOQ</sub> + 60 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 176 | mA    |
| XC7VX330T  | I <sub>CCINTQ</sub> + 1000 | I <sub>CCAUXQ</sub> + 65  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 95  | mA    |
| XC7VX415T  | I <sub>CCINTQ</sub> + 1200 | I <sub>CCAUXQ</sub> + 75  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 115 | mA    |
| XC7VX485T  | I <sub>CCINTQ</sub> + 1200 | I <sub>CCAUXQ</sub> + 80  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 140 | mA    |
| XC7VX550T  | I <sub>CCINTQ</sub> + 3300 | I <sub>CCAUXQ</sub> + 143 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 57 mA per bank | I <sub>CCBRAMQ</sub> + 200 | mA    |
| XC7VX690T  | I <sub>CCINTQ</sub> + 3300 | I <sub>CCAUXQ</sub> + 143 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 57 mA per bank | I <sub>CCBRAMQ</sub> + 200 | mA    |
| XC7VX980T  | I <sub>CCINTQ</sub> + 6500 | I <sub>CCAUXQ</sub> + 202 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 60 mA per bank | I <sub>CCBRAMQ</sub> + 204 | mA    |
| XC7VX1140T | I <sub>CCINTQ</sub> + 8000 | I <sub>CCAUXQ</sub> + 235 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 63 mA per bank | I <sub>CCBRAMQ</sub> + 256 | mA    |
| XQ7V585T   | I <sub>CCINTQ</sub> + 2700 | I <sub>CCAUXQ</sub> + 40  | I <sub>CCOQ</sub> + 60 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 108 | mA    |
| XQ7VX330T  | I <sub>CCINTQ</sub> + 1000 | I <sub>CCAUXQ</sub> + 65  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 95  | mA    |
| XQ7VX485T  | I <sub>CCINTQ</sub> + 1200 | I <sub>CCAUXQ</sub> + 80  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 140 | mA    |
| XQ7VX690T  | I <sub>CCINTQ</sub> + 3300 | I <sub>CCAUXQ</sub> + 143 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 57 mA per bank | I <sub>CCBRAMQ</sub> + 200 | mA    |
| XQ7VX980T  | I <sub>CCINTQ</sub> + 6500 | I <sub>CCAUXQ</sub> + 202 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 60 mA per bank | I <sub>CCBRAMQ</sub> + 204 | mA    |

Table 8: Power Supply Ramp Time

| Symbol                   | Description                                                     | Conditions                  | Min | Max | Units |
|--------------------------|-----------------------------------------------------------------|-----------------------------|-----|-----|-------|
| T <sub>VCCINT</sub>      | Ramp time from GND to 90% of V <sub>CCINT</sub>                 |                             | 0.2 | 50  | ms    |
| T <sub>VCCO</sub>        | Ramp time from GND to 90% of V <sub>CCO</sub>                   |                             | 0.2 | 50  | ms    |
| T <sub>VCCAUX</sub>      | Ramp time from GND to 90% of V <sub>CCAUX</sub>                 |                             | 0.2 | 50  | ms    |
| T <sub>VCCAUX_IO</sub>   | Ramp time from GND to 90% of V <sub>CCAUX_IO</sub>              |                             | 0.2 | 50  | ms    |
| T <sub>VCCBRAM</sub>     | Ramp time from GND to 90% of V <sub>CCBRAM</sub>                |                             | 0.2 | 50  | ms    |
|                          |                                                                 | $T_J = 125^{\circ}C^{(1)}$  | -   | 300 |       |
| T <sub>VCCO2VCCAUX</sub> | Allowed time per power cycle for $V_{CCO} - V_{CCAUX} > 2.625V$ | $T_J = 100^{\circ}C^{(1)}$  | _   | 500 | ms    |
|                          |                                                                 | $T_{J} = 85^{\circ}C^{(1)}$ | -   | 800 |       |
| T <sub>MGTAVCC</sub>     | Ramp time from GND to 90% of V <sub>MGTAVCC</sub>               |                             | 0.2 | 50  | ms    |
| T <sub>MGTAVTT</sub>     | Ramp time from GND to 90% of V <sub>MGTAVTT</sub>               |                             | 0.2 | 50  | ms    |
| T <sub>MGTVCCAUX</sub>   | Ramp time from GND to 90% of V <sub>MGTVCCAUX</sub>             |                             | 0.2 | 50  | ms    |

#### Notes:

1. Based on 240,000 power cycles with nominal  $V_{CCO}$  of 3.3V or 36,500 power cycles with a worst case  $V_{CCO}$  of 3.465V.





# **DC Input and Output Levels**

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum  $V_{CCO}$  with the respective  $V_{OL}$  and  $V_{OH}$  voltage levels shown. Other standards are sample tested.

Table 9: SelectIO DC Input and Output Levels(1)(2)

| I/O Standard          |        | V <sub>IL</sub>          | VII                      | H                        | V <sub>OL</sub>                | V <sub>OH</sub>             | l <sub>OL</sub> | I <sub>OH</sub> |
|-----------------------|--------|--------------------------|--------------------------|--------------------------|--------------------------------|-----------------------------|-----------------|-----------------|
| i/O Standard          | V, Min | V, Max                   | V, Min                   | V, Max                   | V, Max                         | V, Min                      | mA              | mA              |
| HSTL_I                | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                          | V <sub>CCO</sub> - 0.400    | 8               | -8              |
| HSTL_I_12             | -0.300 | V <sub>REF</sub> - 0.080 | V <sub>REF</sub> + 0.080 | $V_{CCO} + 0.300$        | 25% V <sub>CCO</sub>           | 75% V <sub>CCO</sub>        | 6.3             | -6.3            |
| HSTL_I_18             | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                          | V <sub>CCO</sub> - 0.400    | 8               | -8              |
| HSTL_II               | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400 V <sub>CCO</sub> - 0.400 |                             | 16              | -16             |
| HSTL_II_18            | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                          | V <sub>CCO</sub> - 0.400    | 16              | -16             |
| HSUL_12               | -0.300 | V <sub>REF</sub> – 0.130 | V <sub>REF</sub> + 0.130 | $V_{CCO} + 0.300$        | 20% V <sub>CCO</sub>           | 80% V <sub>CCO</sub>        | 0.1             | -0.1            |
| LVCMOS12              | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | $V_{CCO} + 0.300$        | 0.400                          | V <sub>CCO</sub> - 0.400    | Note 3          | Note 3          |
| LVCMOS15,<br>LVDCI_15 | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 25% V <sub>CCO</sub>           | 75% V <sub>CCO</sub>        | Note 4          | Note 4          |
| LVCMOS18,<br>LVDCI_18 | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                          | V <sub>CCO</sub> - 0.450    | Note 5          | Note 5          |
| LVCMOS25              | -0.300 | 0.700                    | 1.700                    | $V_{CCO} + 0.300$        | 0.400                          | V <sub>CCO</sub> - 0.400    | Note 6          | Note 6          |
| LVCMOS33              | -0.300 | 0.800                    | 2.000                    | 3.450                    | 0.400                          | V <sub>CCO</sub> - 0.400    | Note 6          | Note 6          |
| LVTTL                 | -0.300 | 0.800                    | 2.000                    | 3.450                    | 0.400                          | 2.400                       | Note 7          | Note 7          |
| MOBILE_DDR            | -0.300 | 20% V <sub>CCO</sub>     | 80% V <sub>CCO</sub>     | $V_{CCO} + 0.300$        | 10% V <sub>CCO</sub>           | 90% V <sub>CCO</sub>        | 0.1             | -0.1            |
| PCl33_3               | -0.400 | 30% V <sub>CCO</sub>     | 50% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.500 | 10% V <sub>CCO</sub>           | 90% V <sub>CCO</sub>        | 1.5             | -0.5            |
| SSTL12                | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150    | V <sub>CCO</sub> /2 + 0.150 | 14.25           | -14.25          |
| SSTL135               | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.150    | V <sub>CCO</sub> /2 + 0.150 | 13.0            | -13.0           |
| SSTL135_R             | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150    | V <sub>CCO</sub> /2 + 0.150 | 8.9             | -8.9            |
| SSTL15                | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.175    | V <sub>CCO</sub> /2 + 0.175 | 13.0            | -13.0           |
| SSTL15_R              | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.175    | V <sub>CCO</sub> /2 + 0.175 | 8.9             | -8.9            |
| SSTL18_I              | -0.300 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.470    | V <sub>CCO</sub> /2 + 0.470 | 8               | -8              |
| SSTL18_II             | -0.300 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.600    | V <sub>CCO</sub> /2 + 0.600 | 13.4            | -13.4           |

- 1. Tested according to relevant specifications.
- 2. 3.3V and 2.5V standards are only supported in 3.3V I/O banks.
- 3. Supported drive strengths of 2, 4, 6, or 8 mA in HP I/O banks and 4, 8, or 12 mA in HR I/O banks.
- 4. Supported drive strengths of 2, 4, 6, 8, 12, or 16 mA in HP I/O banks and 4, 8, 12, or 16 mA in HR I/O banks.
- 5. Supported drive strengths of 2, 4, 6, 8, 12, or 16 mA in HP I/O banks and 4, 8, 12, 16, or 24 mA in HR I/O banks.
- 6. Supported drive strengths of 4, 8, 12, or 16 mA
- 7. Supported drive strengths of 4, 8, 12, 16, or 24 mA
- 8. For detailed interface specific DC voltage levels, see the 7 Series FPGAs SelectIO Resources User Guide (UG471).



Table 10: Differential SelectIO DC Input and Output Levels

| I/O Standard | V <sub>ICM</sub> <sup>(1)</sup> |        |                    | V <sub>ID</sub> <sup>(2)</sup> |        |        | V <sub>OCM</sub> <sup>(3)</sup> |                         |                         | V <sub>OD</sub> <sup>(4)</sup> |        |        |
|--------------|---------------------------------|--------|--------------------|--------------------------------|--------|--------|---------------------------------|-------------------------|-------------------------|--------------------------------|--------|--------|
| 1/0 Glandard | V, Min                          | V, Typ | V, Max             | V, Min                         | V, Typ | V, Max | V, Min                          | V, Typ                  | V, Max                  | V, Min                         | V, Typ | V, Max |
| BLVDS_25     | 0.300                           | 1.200  | 1.425              | 0.100                          | _      | _      | -                               | 1.250                   | _                       | Note 5                         |        |        |
| MINI_LVDS_25 | 0.300                           | 1.200  | V <sub>CCAUX</sub> | 0.200                          | 0.400  | 0.600  | 1.000                           | 1.200                   | 1.400                   | 0.300                          | 0.450  | 0.600  |
| PPDS_25      | 0.200                           | 0.900  | $V_{CCAUX}$        | 0.100                          | 0.250  | 0.400  | 0.500                           | 0.950                   | 1.400                   | 0.100                          | 0.250  | 0.400  |
| RSDS_25      | 0.300                           | 0.900  | 1.500              | 0.100                          | 0.350  | 0.600  | 1.000                           | 1.200                   | 1.400                   | 0.100                          | 0.350  | 0.600  |
| TMDS_33      | 2.700                           | 2.965  | 3.230              | 0.150                          | 0.675  | 1.200  | V <sub>CCO</sub> -0.405         | V <sub>CCO</sub> -0.300 | V <sub>CCO</sub> -0.190 | 0.400                          | 0.600  | 0.800  |

- 1. V<sub>ICM</sub> is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage (Q  $\overline{Q}$ ).
- 3. V<sub>OCM</sub> is the output common mode voltage.
- 4.  $V_{OD}$  is the output differential voltage  $(Q \overline{Q})$ .
- 5. V<sub>OD</sub> for BLVDS will vary significantly depending on topology and loading.
- 6. LVDS\_25 is specified in Table 12.
- 7. LVDS is specified in Table 13.

Table 11: Complementary Differential SelectIO DC Input and Output Levels

| I/O Standard    |        | V <sub>ICM</sub> <sup>(1)</sup> |        | V <sub>ID</sub> | (2)    | V <sub>OL</sub> (3)           | V <sub>OH</sub> <sup>(4)</sup> | l <sub>OL</sub> | I <sub>OH</sub> |
|-----------------|--------|---------------------------------|--------|-----------------|--------|-------------------------------|--------------------------------|-----------------|-----------------|
| i/O Standard    | V, Min | V, Typ                          | V, Max | V, Min          | V, Max | V, Max                        | V, Min                         | mA, Max         | mA, Min         |
| DIFF_HSTL_I     | 0.300  | 0.750                           | 1.125  | 0.100           | _      | 0.400                         | V <sub>CCO</sub> -0.400        | 8.00            | -8.00           |
| DIFF_HSTL_I_18  | 0.300  | 0.900                           | 1.425  | 0.100           | _      | 0.400                         | V <sub>CCO</sub> -0.400        | 8.00            | -8.00           |
| DIFF_HSTL_II    | 0.300  | 0.750                           | 1.125  | 0.100           | _      | 0.400                         | V <sub>CCO</sub> -0.400        | 16.00           | -16.00          |
| DIFF_HSTL_II_18 | 0.300  | 0.900                           | 1.425  | 0.100           | _      | 0.400                         | V <sub>CCO</sub> -0.400        | 16.00           | -16.00          |
| DIFF_HSUL_12    | 0.300  | 0.600                           | 0.850  | 0.100           | _      | 20% V <sub>CCO</sub>          | 80% V <sub>CCO</sub>           | 0.100           | -0.100          |
| DIFF_MOBILE_DDR | 0.300  | 0.900                           | 1.425  | 0.100           | _      | 10% V <sub>CCO</sub>          | 90% V <sub>CCO</sub>           | 0.100           | -0.100          |
| DIFF_SSTL12     | 0.300  | 0.600                           | 0.850  | 0.100           | _      | (V <sub>CCO</sub> /2) - 0.150 | $(V_{CCO}/2) + 0.150$          | 14.25           | -14.25          |
| DIFF_SSTL135    | 0.300  | 0.675                           | 1.000  | 0.100           | _      | (V <sub>CCO</sub> /2) - 0.150 | $(V_{CCO}/2) + 0.150$          | 13.0            | -13.0           |
| DIFF_SSTL135_R  | 0.300  | 0.675                           | 1.000  | 0.100           | _      | (V <sub>CCO</sub> /2) - 0.150 | $(V_{CCO}/2) + 0.150$          | 8.9             | -8.9            |
| DIFF_SSTL15     | 0.300  | 0.750                           | 1.125  | 0.100           | _      | (V <sub>CCO</sub> /2) – 0.175 | $(V_{CCO}/2) + 0.175$          | 13.0            | -13.0           |
| DIFF_SSTL15_R   | 0.300  | 0.750                           | 1.125  | 0.100           | _      | (V <sub>CCO</sub> /2) – 0.175 | $(V_{CCO}/2) + 0.175$          | 8.9             | -8.9            |
| DIFF_SSTL18_I   | 0.300  | 0.900                           | 1.425  | 0.100           | _      | (V <sub>CCO</sub> /2) - 0.470 | $(V_{CCO}/2) + 0.470$          | 8.00            | -8.00           |
| DIFF_SSTL18_II  | 0.300  | 0.900                           | 1.425  | 0.100           | _      | $(V_{CCO}/2) - 0.600$         | $(V_{CCO}/2) + 0.600$          | 13.4            | -13.4           |

- 1.  $V_{ICM}$  is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage  $(Q \overline{Q})$ .
- 3.  $V_{OL}$  is the single-ended low-output voltage.
- 4. V<sub>OH</sub> is the single-ended high-output voltage.



# LVDS DC Specifications (LVDS\_25)

The LVDS standard is available in the HR I/O banks.

Table 12: LVDS\_25 DC Specifications(1)

| Symbol             | DC Parameter                                                                                                       | Conditions                                               | Min   | Тур   | Max   | Units |
|--------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply voltage                                                                                                     |                                                          | 2.375 | 2.500 | 2.625 | V     |
| V <sub>OH</sub>    | Output High voltage for Q and Q                                                                                    | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals   | _     | _     | 1.675 | V     |
| V <sub>OL</sub>    | Output Low voltage for Q and Q                                                                                     | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals   | 0.700 | _     | _     | V     |
| V <sub>ODIFF</sub> | Differential output voltage $(Q - \overline{Q}), Q = \text{High}$ $(\overline{Q} - Q), \overline{Q} = \text{High}$ | $R_T$ = 100 $\Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 600   | mV    |
| V <sub>OCM</sub>   | Output common-mode voltage                                                                                         | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals   | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> | Differential input voltage $(Q - \overline{Q}), Q = \text{High}$ $(\overline{Q} - Q), \overline{Q} = \text{High}$  |                                                          | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input common-mode voltage                                                                                          |                                                          |       | 1.200 | 1.500 | V     |

## Notes:

# LVDS DC Specifications (LVDS)

The LVDS standard is available in the HP I/O banks.

Table 13: LVDS DC Specifications

| Symbol             | DC Parameter                                                                                                                                                                                              | Conditions                                             | Min   | Тур   | Max   | Units |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply voltage                                                                                                                                                                                            |                                                        | 1.710 | 1.800 | 1.890 | V     |
| V <sub>OH</sub>    | Output High voltage for Q and Q                                                                                                                                                                           | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | _     | _     | 1.675 | V     |
| V <sub>OL</sub>    | Output Low voltage for Q and Q                                                                                                                                                                            | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 0.825 | _     | _     | V     |
| V <sub>ODIFF</sub> | Differential output voltage $ \begin{array}{ll} Q = \overline{Q}, \ Q = High \\ \overline{Q} = Q, \ \overline{Q} = High \end{array} $ R <sub>T</sub> = 100 $\Omega$ across $Q$ and $\overline{Q}$ signals |                                                        | 247   | 350   | 600   | mV    |
| V <sub>OCM</sub>   | Output common-mode voltage                                                                                                                                                                                | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> | Differential input voltage $(Q - \overline{Q}), Q = \text{High}$ $(\overline{Q} - Q), \overline{Q} = \text{High}$                                                                                         | Common-mode input voltage = 1.25V                      | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input common-mode voltage                                                                                                                                                                                 | Differential input voltage = ±350 mV                   | 0.300 | 1.200 | 1.425 | V     |

#### Notes:

 Differential inputs for LVDS can be placed in banks with V<sub>CCO</sub> levels that are different from the required level for outputs. Consult the 7 Series FPGAs SelectIO Resources User Guide (UG471) for more information.

<sup>1.</sup> Differential inputs for LVDS\_25 can be placed in banks with V<sub>CCO</sub> levels that are different from the required level for outputs. Consult the 7 Series FPGAs SelectIO Resources User Guide (UG471) for more information.



# **AC Switching Characteristics**

All values represented in this data sheet are based on the speed specifications in the ISE® Design Suite 14.7 and Vivado® Design Suite 2013.4 as outlined in Table 14.

Table 14: Virtex-7 T and XT FPGA Speed Specification Version By Device

| Ver      | sion In:      | Typical V <sub>CCINT</sub> | Device                                                |  |  |  |
|----------|---------------|----------------------------|-------------------------------------------------------|--|--|--|
| ISE 14.7 | Vivado 2013.4 | (Table 2)                  | Device                                                |  |  |  |
| 1.05     | 1.06          | 1.0V                       | XQ7V585T, XQ7VX485T                                   |  |  |  |
| 1.06     | 1.07          | 1.0V                       | XQ7VX330T, XQ7VX690T, XQ7VX980T                       |  |  |  |
| 1.10     | 1.11          | 1.0V                       | XC7V585T, XC7VX485T                                   |  |  |  |
| N/A      | 1.10          | 1.0V                       | XC7V2000T                                             |  |  |  |
| 1.10     | 1.11          | 1.0V                       | XC7VX330T, XC7VX415T, XC7VX550T, XC7VX690T, XC7VX980T |  |  |  |
| N/A      | 1.11          | 1.0V                       | XC7VX1140T                                            |  |  |  |

Switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

## **Advance Product Specification**

These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

# **Preliminary Product Specification**

These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

## **Production Product Specification**

These specifications are released once enough production silicon of a particular device family member has been characterized to provide full correlation between specifications and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

## **Testing of AC Switching Characteristics**

Internal timing parameters are derived from measuring internal test patterns. All AC switching characteristics are representative of worst-case supply voltage and junction temperature conditions.

For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Virtex-7 T and XT FPGAs.



# **Speed Grade Designations**

Since individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. Table 15 correlates the current status of each Virtex-7 T and XT device on a per speed grade basis.

Table 15: Virtex-7 T and XT Device Speed Grade Designations

| Do to      |         | Speed Grade Designations |                    |
|------------|---------|--------------------------|--------------------|
| Device     | Advance | Preliminary              | Production         |
| XC7V585T   |         |                          | -3, -2, -2L, -1    |
| XC7V2000T  |         |                          | -2, -2L, -2G, -1   |
| XC7VX330T  |         |                          | -3, -2, -2L, -1    |
| XC7VX415T  |         |                          | -3, -2, -2L, -1    |
| XC7VX485T  |         |                          | -3, -2, -2L, -1    |
| XC7VX550T  |         |                          | -3, -2, -2L, -1    |
| XC7VX690T  |         |                          | -3, -2, -2L, -1    |
| XC7VX980T  |         |                          | -2, -2L, -1        |
| XC7VX1140T |         |                          | -2, -2L, -2G, -1   |
| XQ7V585T   |         |                          | -2, -2L, -1I, -1M  |
| XQ7VX330T  |         |                          | -2, -2L, -1I, -1M  |
| XQ7VX485T  |         |                          | -2I, -2L, -1I, -1M |
| XQ7VX690T  |         |                          | -2l, -1l           |
| XQ7VX980T  |         |                          | -2L, -1I           |

# **Production Silicon and Software Status**

In some cases, a particular family member (and speed grade) is released to production before a speed specification is released with the correct label (Advance, Preliminary, Production). Any labeling discrepancies are corrected in subsequent speed specification releases.

Table 16 lists the production released Virtex-7 T and XT device, speed grade, and the minimum corresponding supported speed specification version and software revisions. The software and speed specifications listed are the minimum releases required for production. All subsequent releases of software and speed specifications are valid.

Table 16: Virtex-7 T and XT Device Production Software and Speed Specification Release

| Davisa    |                                                      |     | Speed Grade De                                    | signations                                        |                  |     |  |
|-----------|------------------------------------------------------|-----|---------------------------------------------------|---------------------------------------------------|------------------|-----|--|
| Device    | -3                                                   | -2G | -2                                                | -2L                                               | -1               | -1M |  |
| XC7V585T  | Vivado tools 2012.4 v1.08<br>or ISE tools 14.2 v1.06 | N/A | Vivado tools 2                                    | Vivado tools 2012.4 v1.08 or ISE tools 14.2 v1.06 |                  |     |  |
| XC7V2000T | N/A                                                  |     | Vivado tools 2012.4 v1.07                         |                                                   |                  |     |  |
| XC7VX330T | Vivado tools 2013.1 v1.08                            | N/A | Vive de te de O                                   | N/A                                               |                  |     |  |
| XC7VX415T | or ISE tools 14.5 v1.08                              | N/A | Vivado toois 2                                    | Vivado tools 2013.1 v1.08 or ISE tools 14.5 v1.08 |                  |     |  |
| XC7VX485T | Vivado tools 2012.4 v1.08 or ISE tools 14.2 v1.06    | N/A | Vivado tools 2                                    | Vivado tools 2012.4 v1.08 or ISE tools 14.2 v1.06 |                  |     |  |
| XC7VX550T | Vivado tools 2013.1 v1.08 or ISE tools 14.5 v1.08    | N/A | Vivado tools 2                                    | Vivado tools 2013.1 v1.08 or ISE tools 14.5 v1.08 |                  |     |  |
| XC7VX690T | Vivado tools 2013.1 v1.08 or ISE tools 14.5 v1.08    | N/A | Vivado tools 2013.1 v1.08 or ISE tools 14.5 v1.08 |                                                   |                  | N/A |  |
| XC7VX980T | N/A                                                  | N/A | Vivado tools 2                                    | 013.1 v1.08 or ISE                                | tools 14.5 v1.08 | N/A |  |



Table 16: Virtex-7 T and XT Device Production Software and Speed Specification Release (Cont'd)

| Device     |     | Speed Grade Designations |                 |                                                                |                      |         |  |  |  |  |  |
|------------|-----|--------------------------|-----------------|----------------------------------------------------------------|----------------------|---------|--|--|--|--|--|
| Device     | -3  | -2G                      | -2              | -2L                                                            | -1                   | -1 M    |  |  |  |  |  |
| XC7VX1140T | N/A |                          | N/A             |                                                                |                      |         |  |  |  |  |  |
| XQ7V585T   | N/A | N/A                      | Vivado          | Vivado tools 2013.1 v1.04 or ISE tools 14.5 v1                 |                      |         |  |  |  |  |  |
| XQ7VX330T  | N/A | N/A                      | Vivado tools 20 | Vivado tools<br>2013.2 v1.05 or<br>ISE tools 14.6<br>v1.05     |                      |         |  |  |  |  |  |
| XQ7VX485T  | N/A | N/A                      | Vivado          | tools 2013.1 v1.0                                              | 04 or ISE tools 14.5 | 5 v1.04 |  |  |  |  |  |
| XQ7VX690T  | N/A | N/A N/A                  |                 | N/A Vivado tools<br>2013.1 v1.04 or<br>ISE tools 14.5<br>v1.04 |                      | N/A     |  |  |  |  |  |
| XQ7VX980T  | N/A | N/A                      | N/A             | Vivado tools 2<br>ISE tools                                    | N/A                  |         |  |  |  |  |  |

## **Performance Characteristics**

This section provides the performance characteristics of some common functions and designs implemented in Virtex-7 T and XT devices. The numbers reported here are worst-case values; they have all been fully characterized. These values are subject to the same guidelines as the AC Switching Characteristics, page 13. In each table, the I/O bank type is either High Performance (HP) or High Range (HR).

Table 17: Networking Applications Interface Performances

| December                                                   | I/O Book Type | !    | Speed Grade | )      | Units |  |
|------------------------------------------------------------|---------------|------|-------------|--------|-------|--|
| Description                                                | I/O Bank Type | -3   | -2/-2L/-2G  | -1/-1M | Oille |  |
| SDR LVDS transmitter (using OSERDES; DATA_WIDTH = 4 to 8)  | HR            | 710  | 710         | 625    | Mb/s  |  |
|                                                            | HP            | 710  | 710         | 625    | Mb/s  |  |
| DDR LVDS transmitter (using OSERDES; DATA_WIDTH = 4 to 14) | HR            | 1250 | 1250        | 950    | Mb/s  |  |
|                                                            | HP            | 1600 | 1400        | 1250   | Mb/s  |  |
| SDR LVDS receiver (SFI-4.1) <sup>(1)</sup>                 | HR            | 710  | 710         | 625    | Mb/s  |  |
|                                                            | HP            | 710  | 710         | 625    | Mb/s  |  |
| DDR LVDS receiver (SPI-4.2) <sup>(1)</sup>                 | HR            | 1250 | 1250        | 950    | Mb/s  |  |
|                                                            | HP            | 1600 | 1400        | 1250   | Mb/s  |  |

# Notes:

1. LVDS receivers are typically bounded with certain applications where specific dynamic phase-alignment (DPA) algorithms dominate deterministic performance.

Table 18 provides the maximum data rates for applicable memory standards using the Virtex-7 T and XT FPGAs memory PHY. The final performance of the memory interface is determined through a complete design implemented in the Vivado or ISE Design Suite, following guidelines in the *Zynq-7000 AP SoC and 7 Series Devices Memory Interface Solutions User Guide* (UG586), electrical analysis, and characterization of the system.



Table 18: Maximum Physical Interface (PHY) Rate for Memory Interfaces IP available with the Memory Interface Generator<sup>(1)(2)</sup>

| Maria o Olar da d      | 1/0 D I T     | V                                            |                     | Speed               | Grade   |       | Unite  |
|------------------------|---------------|----------------------------------------------|---------------------|---------------------|---------|-------|--------|
| Memory Standard        | I/O Bank Type | V <sub>CCAUX_IO</sub>                        | -3                  | -2/-2L/-2G          | -1      | -1 M  | Units  |
| 4:1 Memory Controllers |               |                                              |                     |                     |         |       |        |
|                        | HP            | 2.0V                                         | 1866 <sup>(3)</sup> | 1866 <sup>(3)</sup> | 1600    | 1066  |        |
| DDR3                   | HP            | 1.8V                                         | 1600                | 1333                | 1066    | 800   | Mb/s   |
|                        | HR            | N/A                                          | 1066                | 1066                | 800     | 800   |        |
|                        | HP            | 2.0V                                         | 1600                | 1600                | 1333    | 1066  |        |
| DDR3L                  | HP            | 1.8V                                         | 1333                | 1066                | 800     | 800   | Mb/s   |
|                        | HR            | N/A                                          | 800                 | 800                 | 667     | N/A   |        |
|                        | HP            | 2.0V                                         |                     |                     |         |       |        |
| DDR2                   | HP            | 1.8V                                         | 800                 | 800                 | 800     | 667   | Mb/s   |
|                        | HR            | N/A                                          |                     |                     |         | 533   |        |
|                        | HP            | 2.0V                                         | 800                 | 667                 | 667     | 550   | — MHz  |
| RLDRAM III             | HP            | 1.8V                                         | 550                 | 500                 | 450     | 400   |        |
|                        | HR            | N/A                                          |                     |                     | N/A     |       |        |
| 2:1 Memory Controllers |               | <u>                                     </u> |                     |                     |         |       |        |
| -                      | HP            | 2.0V                                         |                     |                     |         |       |        |
| DDR3                   | HP            | 1.8V                                         | 1066                | 1066                | 800     | 667   | Mb/s   |
|                        | HR            | N/A                                          |                     |                     |         |       |        |
|                        | HP            | 2.0V                                         |                     | 1066                |         |       |        |
| DDR3L                  | HP            | 1.8V                                         | 1066                |                     | 800     | 667   | Mb/s   |
|                        | HR            | N/A                                          | 800                 | 800                 | 667     | N/A   |        |
|                        | HP            | 2.0V                                         |                     |                     |         |       |        |
| DDR2                   | HP            | 1.8V                                         | 800                 | 800                 | 800     | 667   | Mb/s   |
|                        | HR            | N/A                                          |                     |                     |         | 533   |        |
|                        | HP            | 2.0V                                         |                     |                     |         |       |        |
| QDR II+(4)             | HP            | 1.8V                                         | 550                 | 500                 | 450     | 300   | MHz    |
|                        | HR            | N/A                                          | 500                 | 450                 | 400     | 300   |        |
|                        | HP            | 2.0V                                         |                     |                     |         |       |        |
| RLDRAM II              | HP            | 1.8V                                         | 533                 | 500                 | 450     | 400   | MHz    |
|                        | HR            | N/A                                          |                     |                     |         |       |        |
|                        | HP            | 2.0V                                         |                     |                     |         |       |        |
| LPDDR2                 | HP            | 1.8V                                         | 667                 | 667                 | 667 667 | 7 533 | Mb/s   |
|                        | HR            | N/A                                          |                     | 307                 |         |       | 1410/3 |

V<sub>REF</sub> tracking is required. For more information, see the Zynq-7000 AP SoC and 7 Series Devices Memory Interface Solutions User Guide (UG586).

<sup>2.</sup> When using the internal  $V_{\mbox{\scriptsize REF}}$ , the maximum data rate is 800 Mb/s (400 MHz).

<sup>3.</sup> For designs using 1866 Mb/s components, contact Xilinx Technical Support.

<sup>4.</sup> The maximum QDRII+ performance specifications are for burst-length 4 (BL = 4) implementations. Burst length 2 (BL = 2) implementations are limited to 333 MHz for all speed grades and I/O bank types.



# IOB Pad Input/Output/3-State

Table 19 (3.3V high-range IOB (HR)) and Table 20 (1.8V high-performance IOB (HP)) summarizes the values of standard-specific data input delay adjustments, output delays terminating at pads (based on standard) and 3-state delays.

- T<sub>IOPI</sub> is described as the delay from IOB pad through the input buffer to the I-pin of an IOB pad. The delay varies
  depending on the capability of the SelectIO input buffer.
- T<sub>IOOP</sub> is described as the delay from the O pin to the IOB pad through the output buffer of an IOB pad. The delay varies depending on the capability of the SelectIO output buffer.
- T<sub>IOTP</sub> is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is disabled. The delay varies depending on the SelectIO capability of the output buffer. In HP I/O banks, the internal DCI termination turn-on time is always faster than T<sub>IOTP</sub> when the DCITERMDISABLE pin is used. In HR I/O banks, the IN\_TERM termination turn-on time is always faster than T<sub>IOTP</sub> when the INTERMDISABLE pin is used.

Table 19: 3.3V IOB High Range (HR) Switching Characteristics

|                          | T <sub>IOPI</sub> |            |      |      |      | T <sub>IOOF</sub> | •    |      |      | T <sub>IOTE</sub> | •    |      |       |
|--------------------------|-------------------|------------|------|------|------|-------------------|------|------|------|-------------------|------|------|-------|
| I/O Standard             |                   | Speed G    | rade |      |      | Speed G           | rade |      |      | Speed G           | rade |      | Units |
|                          | -3                | -2/-2L/-2G | -1   | -1M  | -3   | -2/-2L/-2G        | -1   | -1M  | -3   | -2/-2L/-2G        | -1   | -1M  |       |
| LVTTL_S4                 | 1.31              | 1.42       | 1.64 | 1.64 | 3.77 | 3.90              | 4.00 | 4.00 | 3.52 | 3.67              | 3.86 | 3.86 | ns    |
| LVTTL_S8                 | 1.31              | 1.42       | 1.64 | 1.64 | 3.50 | 3.64              | 3.73 | 3.73 | 3.26 | 3.40              | 3.60 | 3.60 | ns    |
| LVTTL_S12                | 1.31              | 1.42       | 1.64 | 1.64 | 3.49 | 3.62              | 3.72 | 3.72 | 3.24 | 3.39              | 3.58 | 3.58 | ns    |
| LVTTL_S16                | 1.31              | 1.42       | 1.64 | 1.64 | 3.03 | 3.17              | 3.26 | 3.26 | 2.79 | 2.93              | 3.13 | 3.13 | ns    |
| LVTTL_S24                | 1.31              | 1.42       | 1.64 | 1.64 | 3.25 | 3.39              | 3.48 | 3.48 | 3.01 | 3.15              | 3.35 | 3.35 | ns    |
| LVTTL_F4                 | 1.31              | 1.42       | 1.64 | 1.64 | 3.22 | 3.36              | 3.45 | 3.45 | 2.98 | 3.12              | 3.32 | 3.32 | ns    |
| LVTTL_F8                 | 1.31              | 1.42       | 1.64 | 1.64 | 2.71 | 2.84              | 2.93 | 2.93 | 2.46 | 2.61              | 2.80 | 2.80 | ns    |
| LVTTL_F12                | 1.31              | 1.42       | 1.64 | 1.64 | 2.69 | 2.82              | 2.92 | 2.92 | 2.44 | 2.59              | 2.79 | 2.79 | ns    |
| LVTTL_F16                | 1.31              | 1.42       | 1.64 | 1.64 | 2.57 | 2.85              | 3.15 | 3.15 | 2.33 | 2.61              | 3.02 | 3.02 | ns    |
| LVTTL_F24                | 1.31              | 1.42       | 1.64 | 1.64 | 2.41 | 2.64              | 2.89 | 3.04 | 2.16 | 2.41              | 2.76 | 2.91 | ns    |
| LVDS_25                  | 0.64              | 0.68       | 0.80 | 0.87 | 1.36 | 1.47              | 1.55 | 1.55 | 1.11 | 1.24              | 1.41 | 1.41 | ns    |
| MINI_LVDS_25             | 0.68              | 0.70       | 0.79 | 0.87 | 1.36 | 1.47              | 1.55 | 1.55 | 1.11 | 1.24              | 1.41 | 1.41 | ns    |
| BLVDS_25                 | 0.65              | 0.69       | 0.80 | 0.85 | 1.83 | 2.02              | 2.20 | 2.57 | 1.59 | 1.79              | 2.07 | 2.44 | ns    |
| RSDS_25 (point to point) | 0.63              | 0.68       | 0.79 | 0.87 | 1.36 | 1.48              | 1.55 | 1.55 | 1.11 | 1.24              | 1.41 | 1.41 | ns    |
| PPDS_25                  | 0.65              | 0.69       | 0.80 | 0.87 | 1.36 | 1.49              | 1.58 | 1.58 | 1.11 | 1.25              | 1.45 | 1.45 | ns    |
| TMDS_33                  | 0.72              | 0.76       | 0.86 | 0.90 | 1.43 | 1.54              | 1.60 | 1.60 | 1.18 | 1.31              | 1.47 | 1.47 | ns    |
| PCI33_3                  | 1.28              | 1.41       | 1.65 | 1.65 | 2.71 | 3.08              | 3.52 | 3.52 | 2.46 | 2.84              | 3.39 | 3.39 | ns    |
| HSUL_12_S                | 0.63              | 0.64       | 0.71 | 0.85 | 1.77 | 1.90              | 2.00 | 2.00 | 1.52 | 1.67              | 1.86 | 1.86 | ns    |
| HSUL_12_F                | 0.63              | 0.64       | 0.71 | 0.85 | 1.26 | 1.40              | 1.50 | 1.50 | 1.01 | 1.16              | 1.37 | 1.37 | ns    |
| DIFF_HSUL_12_S           | 0.58              | 0.61       | 0.70 | 0.84 | 1.55 | 1.68              | 1.78 | 1.78 | 1.30 | 1.45              | 1.65 | 1.65 | ns    |
| DIFF_HSUL_12_F           | 0.58              | 0.61       | 0.70 | 0.84 | 1.16 | 1.28              | 1.35 | 1.35 | 0.92 | 1.04              | 1.21 | 1.21 | ns    |
| MOBILE_DDR_S             | 0.64              | 0.66       | 0.74 | 0.74 | 2.58 | 2.91              | 3.31 | 3.31 | 2.33 | 2.68              | 3.17 | 3.17 | ns    |
| MOBILE_DDR_F             | 0.64              | 0.66       | 0.74 | 0.74 | 1.91 | 2.13              | 2.36 | 2.36 | 1.66 | 1.89              | 2.23 | 2.23 | ns    |
| DIFF_MOBILE_DDR_S        | 0.63              | 0.66       | 0.75 | 0.75 | 2.51 | 2.84              | 3.24 | 3.24 | 2.26 | 2.61              | 3.10 | 3.10 | ns    |
| DIFF_MOBILE_DDR_F        | 0.63              | 0.66       | 0.75 | 0.75 | 1.89 | 2.11              | 2.34 | 2.34 | 1.64 | 1.88              | 2.21 | 2.21 | ns    |
| HSTL_I_S                 | 0.61              | 0.64       | 0.73 | 0.84 | 1.55 | 1.69              | 1.80 | 1.80 | 1.30 | 1.46              | 1.67 | 1.67 | ns    |
| HSTL_II_S                | 0.61              | 0.64       | 0.73 | 0.84 | 1.21 | 1.34              | 1.43 | 1.61 | 0.96 | 1.11              | 1.30 | 1.47 | ns    |
| HSTL_I_18_S              | 0.64              | 0.67       | 0.76 | 0.85 | 1.28 | 1.39              | 1.45 | 1.45 | 1.04 | 1.16              | 1.31 | 1.32 | ns    |
| HSTL_II_18_S             | 0.64              | 0.67       | 0.76 | 0.85 | 1.18 | 1.31              | 1.40 | 1.57 | 0.93 | 1.08              | 1.27 | 1.44 | ns    |



Table 19: 3.3V IOB High Range (HR) Switching Characteristics (Cont'd)

|                   |      | T <sub>IOPI</sub> |      |      |      | T <sub>IOOI</sub> | <b>-</b> |      |      | T <sub>IOTE</sub> | •    |      |       |
|-------------------|------|-------------------|------|------|------|-------------------|----------|------|------|-------------------|------|------|-------|
| I/O Standard      |      | Speed G           | rade |      |      | Speed G           | rade     |      |      | Speed G           | rade |      | Units |
|                   | -3   | -2/-2L/-2G        | -1   | -1M  | -3   | -2/-2L/-2G        | -1       | -1M  | -3   | -2/-2L/-2G        | -1   | -1M  | -     |
| DIFF_HSTL_I_S     | 0.63 | 0.67              | 0.77 | 0.84 | 1.42 | 1.54              | 1.61     | 1.78 | 1.17 | 1.31              | 1.48 | 1.65 | ns    |
| DIFF_HSTL_II_S    | 0.63 | 0.67              | 0.77 | 0.84 | 1.15 | 1.24              | 1.27     | 1.61 | 0.91 | 1.01              | 1.14 | 1.47 | ns    |
| DIFF_HSTL_I_18_S  | 0.65 | 0.69              | 0.78 | 0.84 | 1.27 | 1.38              | 1.43     | 1.45 | 1.03 | 1.14              | 1.30 | 1.32 | ns    |
| DIFF_HSTL_II_18_S | 0.65 | 0.69              | 0.78 | 0.85 | 1.14 | 1.23              | 1.26     | 1.57 | 0.90 | 1.00              | 1.13 | 1.44 | ns    |
| HSTL_I_F          | 0.61 | 0.64              | 0.73 | 0.84 | 1.10 | 1.19              | 1.23     | 1.31 | 0.85 | 0.96              | 1.10 | 1.18 | ns    |
| HSTL_II_F         | 0.61 | 0.64              | 0.73 | 0.84 | 1.05 | 1.18              | 1.28     | 1.31 | 0.80 | 0.95              | 1.15 | 1.18 | ns    |
| HSTL_I_18_F       | 0.64 | 0.67              | 0.76 | 0.85 | 1.05 | 1.18              | 1.28     | 1.36 | 0.80 | 0.95              | 1.15 | 1.22 | ns    |
| HSTL_II_18_F      | 0.64 | 0.67              | 0.76 | 0.85 | 1.03 | 1.14              | 1.23     | 1.32 | 0.78 | 0.90              | 1.10 | 1.19 | ns    |
| DIFF_HSTL_I_F     | 0.63 | 0.67              | 0.77 | 0.84 | 1.09 | 1.18              | 1.22     | 1.31 | 0.84 | 0.95              | 1.09 | 1.18 | ns    |
| DIFF_HSTL_II_F    | 0.63 | 0.67              | 0.77 | 0.84 | 1.02 | 1.11              | 1.14     | 1.31 | 0.77 | 0.88              | 1.01 | 1.18 | ns    |
| DIFF_HSTL_I_18_F  | 0.65 | 0.69              | 0.78 | 0.84 | 1.08 | 1.17              | 1.21     | 1.36 | 0.83 | 0.94              | 1.07 | 1.22 | ns    |
| DIFF_HSTL_II_18_F | 0.65 | 0.69              | 0.78 | 0.85 | 1.01 | 1.10              | 1.13     | 1.32 | 0.76 | 0.87              | 1.00 | 1.19 | ns    |
| LVCMOS33_S4       | 1.31 | 1.40              | 1.60 | 1.60 | 3.77 | 3.90              | 4.00     | 4.00 | 3.52 | 3.67              | 3.86 | 3.86 | ns    |
| LVCMOS33_S8       | 1.31 | 1.40              | 1.60 | 1.60 | 3.49 | 3.62              | 3.72     | 3.72 | 3.24 | 3.39              | 3.58 | 3.58 | ns    |
| LVCMOS33_S12      | 1.31 | 1.40              | 1.60 | 1.60 | 3.05 | 3.18              | 3.28     | 3.28 | 2.80 | 2.95              | 3.15 | 3.15 | ns    |
| LVCMOS33_S16      | 1.31 | 1.40              | 1.60 | 1.60 | 3.06 | 3.43              | 3.88     | 3.88 | 2.81 | 3.20              | 3.75 | 3.75 | ns    |
| LVCMOS33_F4       | 1.31 | 1.40              | 1.60 | 1.60 | 3.22 | 3.36              | 3.45     | 3.45 | 2.98 | 3.12              | 3.32 | 3.32 | ns    |
| LVCMOS33_F8       | 1.31 | 1.40              | 1.60 | 1.60 | 2.71 | 2.84              | 2.93     | 2.93 | 2.46 | 2.61              | 2.80 | 2.80 | ns    |
| LVCMOS33_F12      | 1.31 | 1.40              | 1.60 | 1.60 | 2.57 | 2.85              | 3.15     | 3.15 | 2.33 | 2.61              | 3.02 | 3.02 | ns    |
| LVCMOS33_F16      | 1.31 | 1.40              | 1.60 | 1.60 | 2.44 | 2.69              | 2.96     | 2.96 | 2.19 | 2.45              | 2.82 | 2.82 | ns    |
| LVCMOS25_S4       | 1.08 | 1.16              | 1.32 | 1.35 | 3.08 | 3.22              | 3.31     | 3.31 | 2.84 | 2.98              | 3.18 | 3.18 | ns    |
| LVCMOS25_S8       | 1.08 | 1.16              | 1.32 | 1.35 | 2.85 | 2.98              | 3.07     | 3.08 | 2.60 | 2.75              | 2.94 | 2.94 | ns    |
| LVCMOS25_S12      | 1.08 | 1.16              | 1.32 | 1.35 | 2.44 | 2.57              | 2.67     | 2.67 | 2.19 | 2.34              | 2.54 | 2.54 | ns    |
| LVCMOS25_S16      | 1.08 | 1.16              | 1.32 | 1.35 | 2.79 | 2.92              | 3.01     | 3.01 | 2.54 | 2.68              | 2.88 | 2.88 | ns    |
| LVCMOS25_F4       | 1.08 | 1.16              | 1.32 | 1.35 | 2.71 | 2.84              | 2.93     | 2.93 | 2.46 | 2.61              | 2.80 | 2.80 | ns    |
| LVCMOS25_F8       | 1.08 | 1.16              | 1.32 | 1.35 | 2.14 | 2.28              | 2.37     | 2.37 | 1.90 | 2.04              | 2.24 | 2.24 | ns    |
| LVCMOS25_F12      | 1.08 | 1.16              | 1.32 | 1.35 | 2.15 | 2.29              | 2.52     | 2.52 | 1.91 | 2.05              | 2.38 | 2.38 | ns    |
| LVCMOS25_F16      | 1.08 | 1.16              | 1.32 | 1.35 | 1.92 | 2.17              | 2.45     | 2.45 | 1.67 | 1.94              | 2.32 | 2.32 | ns    |
| LVCMOS18_S4       | 0.64 | 0.66              | 0.74 | 0.95 | 1.55 | 1.68              | 1.78     | 1.78 | 1.30 | 1.45              | 1.65 | 1.65 | ns    |
| LVCMOS18_S8       | 0.64 | 0.66              | 0.74 | 0.95 | 2.14 | 2.28              | 2.37     | 2.37 | 1.90 | 2.04              | 2.24 | 2.24 | ns    |
| LVCMOS18_S12      | 0.64 | 0.66              | 0.74 | 0.95 | 2.14 | 2.28              | 2.37     | 2.37 | 1.90 | 2.04              | 2.24 | 2.24 | ns    |
| LVCMOS18_S16      | 0.64 | 0.66              | 0.74 | 0.95 | 1.49 | 1.62              | 1.72     | 1.72 | 1.24 | 1.39              | 1.58 | 1.58 | ns    |
| LVCMOS18_S24      | 0.64 | 0.66              | 0.74 | 0.95 | 1.74 | 1.92              | 2.08     | 2.22 | 1.50 | 1.69              | 1.95 | 2.08 | ns    |
| LVCMOS18_F4       | 0.64 | 0.66              | 0.74 | 0.95 | 1.38 | 1.51              | 1.61     | 1.64 | 1.13 | 1.28              | 1.47 | 1.50 | ns    |
| LVCMOS18_F8       | 0.64 | 0.66              | 0.74 | 0.95 | 1.64 | 1.78              | 1.87     | 1.87 | 1.40 | 1.54              | 1.74 | 1.74 | ns    |
| LVCMOS18_F12      | 0.64 | 0.66              | 0.74 | 0.95 | 1.64 | 1.78              | 1.87     | 1.87 | 1.40 | 1.54              | 1.74 | 1.74 | ns    |
| LVCMOS18_F16      | 0.64 | 0.66              | 0.74 | 0.95 | 1.52 | 1.68              | 1.81     | 1.81 | 1.28 | 1.45              | 1.68 | 1.68 | ns    |
| LVCMOS18_F24      | 0.64 | 0.66              | 0.74 | 0.95 | 1.34 | 1.46              | 1.55     | 2.09 | 1.09 | 1.23              | 1.42 | 1.96 | ns    |
| LVCMOS15_S4       | 0.66 | 0.69              | 0.81 | 0.93 | 1.86 | 2.00              | 2.09     | 2.09 | 1.62 | 1.76              | 1.96 | 1.96 | ns    |
| LVCMOS15_S8       | 0.66 | 0.69              | 0.81 | 0.93 | 2.05 | 2.18              | 2.28     | 2.28 | 1.80 | 1.95              | 2.14 | 2.15 | ns    |



Table 19: 3.3V IOB High Range (HR) Switching Characteristics (Cont'd)

|                  | T <sub>IOPI</sub> |            |      | T <sub>IOOP</sub> |      |            |      | T <sub>IOTP</sub> |      |            |      |      |       |
|------------------|-------------------|------------|------|-------------------|------|------------|------|-------------------|------|------------|------|------|-------|
| I/O Standard     |                   | Speed G    | rade |                   |      | Speed G    | rade |                   |      | Speed G    | rade |      | Units |
|                  | -3                | -2/-2L/-2G | -1   | -1M               | -3   | -2/-2L/-2G | -1   | -1M               | -3   | -2/-2L/-2G | -1   | -1M  |       |
| LVCMOS15_S12     | 0.66              | 0.69       | 0.81 | 0.93              | 1.83 | 2.03       | 2.23 | 2.23              | 1.59 | 1.80       | 2.10 | 2.10 | ns    |
| LVCMOS15_S16     | 0.66              | 0.69       | 0.81 | 0.93              | 1.76 | 1.95       | 2.13 | 2.13              | 1.52 | 1.72       | 1.99 | 1.99 | ns    |
| LVCMOS15_F4      | 0.66              | 0.69       | 0.81 | 0.93              | 1.63 | 1.76       | 1.86 | 1.86              | 1.38 | 1.53       | 1.72 | 1.72 | ns    |
| LVCMOS15_F8      | 0.66              | 0.69       | 0.81 | 0.93              | 1.79 | 1.99       | 2.18 | 2.18              | 1.55 | 1.76       | 2.05 | 2.05 | ns    |
| LVCMOS15_F12     | 0.66              | 0.69       | 0.81 | 0.93              | 1.40 | 1.54       | 1.65 | 1.65              | 1.15 | 1.31       | 1.52 | 1.52 | ns    |
| LVCMOS15_F16     | 0.66              | 0.69       | 0.81 | 0.93              | 1.37 | 1.51       | 1.61 | 1.89              | 1.13 | 1.27       | 1.48 | 1.75 | ns    |
| LVCMOS12_S4      | 0.88              | 0.91       | 1.00 | 1.17              | 2.53 | 2.67       | 2.76 | 2.76              | 2.29 | 2.43       | 2.63 | 2.63 | ns    |
| LVCMOS12_S8      | 0.88              | 0.91       | 1.00 | 1.17              | 2.05 | 2.18       | 2.28 | 2.28              | 1.80 | 1.95       | 2.14 | 2.15 | ns    |
| LVCMOS12_S12     | 0.88              | 0.91       | 1.00 | 1.17              | 1.75 | 1.89       | 1.98 | 1.98              | 1.51 | 1.65       | 1.85 | 1.85 | ns    |
| LVCMOS12_F4      | 0.88              | 0.91       | 1.00 | 1.17              | 1.94 | 2.07       | 2.17 | 2.17              | 1.69 | 1.84       | 2.04 | 2.04 | ns    |
| LVCMOS12_F8      | 0.88              | 0.91       | 1.00 | 1.17              | 1.50 | 1.64       | 1.73 | 1.73              | 1.26 | 1.40       | 1.60 | 1.60 | ns    |
| LVCMOS12_F12     | 0.88              | 0.91       | 1.00 | 1.17              | 1.54 | 1.71       | 1.87 | 1.87              | 1.29 | 1.48       | 1.74 | 1.74 | ns    |
| SSTL135_S        | 0.61              | 0.64       | 0.73 | 0.85              | 1.27 | 1.40       | 1.50 | 1.53              | 1.02 | 1.17       | 1.36 | 1.40 | ns    |
| SSTL15_S         | 0.61              | 0.64       | 0.73 | 0.73              | 1.24 | 1.37       | 1.47 | 1.53              | 0.99 | 1.14       | 1.33 | 1.40 | ns    |
| SSTL18_I_S       | 0.64              | 0.67       | 0.76 | 0.84              | 1.59 | 1.74       | 1.85 | 1.85              | 1.34 | 1.50       | 1.72 | 1.72 | ns    |
| SSTL18_II_S      | 0.64              | 0.67       | 0.76 | 0.85              | 1.27 | 1.40       | 1.50 | 1.50              | 1.02 | 1.17       | 1.36 | 1.36 | ns    |
| DIFF_SSTL135_S   | 0.59              | 0.61       | 0.73 | 0.85              | 1.27 | 1.40       | 1.50 | 1.53              | 1.02 | 1.17       | 1.36 | 1.40 | ns    |
| DIFF_SSTL15_S    | 0.63              | 0.67       | 0.77 | 0.85              | 1.24 | 1.37       | 1.47 | 1.53              | 0.99 | 1.14       | 1.33 | 1.40 | ns    |
| DIFF_SSTL18_I_S  | 0.65              | 0.69       | 0.78 | 0.85              | 1.50 | 1.63       | 1.72 | 1.82              | 1.26 | 1.40       | 1.59 | 1.69 | ns    |
| DIFF_SSTL18_II_S | 0.65              | 0.69       | 0.78 | 0.85              | 1.13 | 1.22       | 1.25 | 1.50              | 0.88 | 0.99       | 1.12 | 1.36 | ns    |
| SSTL135_F        | 0.61              | 0.64       | 0.73 | 0.85              | 1.04 | 1.17       | 1.26 | 1.31              | 0.79 | 0.93       | 1.13 | 1.18 | ns    |
| SSTL15_F         | 0.61              | 0.64       | 0.73 | 0.73              | 1.04 | 1.17       | 1.26 | 1.26              | 0.79 | 0.93       | 1.13 | 1.13 | ns    |
| SSTL18_I_F       | 0.64              | 0.67       | 0.76 | 0.84              | 1.12 | 1.22       | 1.26 | 1.34              | 0.88 | 0.99       | 1.13 | 1.21 | ns    |
| SSTL18_II_F      | 0.64              | 0.67       | 0.76 | 0.85              | 1.05 | 1.18       | 1.28 | 1.32              | 0.80 | 0.95       | 1.15 | 1.19 | ns    |
| DIFF_SSTL135_F   | 0.59              | 0.61       | 0.73 | 0.85              | 1.04 | 1.17       | 1.26 | 1.31              | 0.79 | 0.93       | 1.13 | 1.18 | ns    |
| DIFF_SSTL15_F    | 0.63              | 0.67       | 0.77 | 0.85              | 1.04 | 1.17       | 1.26 | 1.26              | 0.79 | 0.93       | 1.13 | 1.13 | ns    |
| DIFF_SSTL18_I_F  | 0.65              | 0.69       | 0.78 | 0.85              | 1.10 | 1.19       | 1.23 | 1.34              | 0.85 | 0.96       | 1.10 | 1.21 | ns    |
| DIFF_SSTL18_II_F | 0.65              | 0.69       | 0.78 | 0.85              | 1.02 | 1.10       | 1.14 | 1.32              | 0.77 | 0.87       | 1.00 | 1.19 | ns    |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics

|                          |      | T <sub>IOP</sub> | l    |      |      | T <sub>IOO</sub> | P     |      |      | T <sub>IOTI</sub> | •    |      |       |
|--------------------------|------|------------------|------|------|------|------------------|-------|------|------|-------------------|------|------|-------|
| I/O Standard             |      | Speed G          | rade |      |      | Speed G          | irade |      |      | Speed G           | rade |      | Units |
|                          | -3   | -2/-2L/-2G       | -1   | -1M  | -3   | -2/-2L/-2G       | -1    | -1M  | -3   | -2/-2L/-2G        | -1   | -1M  |       |
| LVDS                     | 0.75 | 0.79             | 0.92 | 0.96 | 1.05 | 1.17             | 1.24  | 1.26 | 0.88 | 1.01              | 1.08 | 1.10 | ns    |
| HSUL_12_S                | 0.69 | 0.72             | 0.82 | 0.98 | 1.65 | 1.84             | 2.05  | 2.05 | 1.48 | 1.68              | 1.89 | 1.89 | ns    |
| HSUL_12_F                | 0.69 | 0.72             | 0.82 | 0.98 | 1.39 | 1.54             | 1.68  | 1.68 | 1.22 | 1.38              | 1.52 | 1.52 | ns    |
| DIFF_HSUL_12_S           | 0.69 | 0.72             | 0.82 | 0.98 | 1.65 | 1.84             | 2.05  | 2.05 | 1.48 | 1.68              | 1.89 | 1.89 | ns    |
| DIFF_HSUL_12_F           | 0.69 | 0.72             | 0.82 | 0.98 | 1.39 | 1.54             | 1.68  | 1.68 | 1.22 | 1.38              | 1.52 | 1.52 | ns    |
| DIFF_HSUL_12_DCI_S       | 0.69 | 0.72             | 0.82 | 0.82 | 1.78 | 1.91             | 2.05  | 2.05 | 1.61 | 1.76              | 1.89 | 1.89 | ns    |
| DIFF_HSUL_12_DCI_F       | 0.69 | 0.72             | 0.82 | 0.82 | 1.56 | 1.67             | 1.76  | 1.76 | 1.39 | 1.51              | 1.60 | 1.60 | ns    |
| HSTL_I_S                 | 0.68 | 0.72             | 0.82 | 0.90 | 1.15 | 1.28             | 1.38  | 1.38 | 0.98 | 1.12              | 1.22 | 1.22 | ns    |
| HSTL_II_S                | 0.68 | 0.72             | 0.82 | 0.90 | 1.05 | 1.17             | 1.26  | 1.27 | 0.88 | 1.01              | 1.10 | 1.11 | ns    |
| HSTL_I_18_S              | 0.70 | 0.72             | 0.82 | 0.95 | 1.12 | 1.24             | 1.34  | 1.34 | 0.95 | 1.08              | 1.18 | 1.18 | ns    |
| HSTL_II_18_S             | 0.70 | 0.72             | 0.82 | 0.90 | 1.06 | 1.18             | 1.26  | 1.27 | 0.89 | 1.02              | 1.10 | 1.11 | ns    |
| HSTL_I_12_S              | 0.68 | 0.72             | 0.82 | 0.96 | 1.14 | 1.27             | 1.37  | 1.37 | 0.97 | 1.11              | 1.21 | 1.21 | ns    |
| HSTL_I_DCI_S             | 0.68 | 0.72             | 0.82 | 0.90 | 1.11 | 1.23             | 1.33  | 1.33 | 0.94 | 1.07              | 1.17 | 1.17 | ns    |
| HSTL_II_DCI_S            | 0.68 | 0.72             | 0.82 | 0.85 | 1.05 | 1.17             | 1.26  | 1.26 | 0.88 | 1.01              | 1.10 | 1.10 | ns    |
| HSTL_II_T_DCI_S          | 0.70 | 0.72             | 0.82 | 0.82 | 1.15 | 1.28             | 1.38  | 1.38 | 0.98 | 1.12              | 1.22 | 1.22 | ns    |
| HSTL_I_DCI_18_S          | 0.70 | 0.72             | 0.82 | 0.90 | 1.11 | 1.23             | 1.33  | 1.33 | 0.94 | 1.07              | 1.17 | 1.17 | ns    |
| HSTL_II_DCI_18_S         | 0.70 | 0.72             | 0.82 | 0.82 | 1.05 | 1.16             | 1.24  | 1.24 | 0.88 | 1.00              | 1.08 | 1.08 | ns    |
| HSTL_II_T_DCI_18_S       | 0.70 | 0.72             | 0.82 | 0.84 | 1.11 | 1.23             | 1.33  | 1.34 | 0.94 | 1.07              | 1.17 | 1.18 | ns    |
| DIFF_HSTL_I_S            | 0.75 | 0.79             | 0.92 | 1.02 | 1.15 | 1.28             | 1.38  | 1.38 | 0.98 | 1.12              | 1.22 | 1.22 | ns    |
| DIFF_HSTL_II_S           | 0.75 | 0.79             | 0.92 | 1.02 | 1.05 | 1.17             | 1.26  | 1.32 | 0.88 | 1.01              | 1.10 | 1.16 | ns    |
| DIFF_HSTL_I_DCI_S        | 0.75 | 0.79             | 0.92 | 0.92 | 1.15 | 1.28             | 1.38  | 1.38 | 0.98 | 1.12              | 1.22 | 1.22 | ns    |
| DIFF_HSTL_II_DCI_S       | 0.75 | 0.79             | 0.92 | 0.92 | 1.05 | 1.17             | 1.26  | 1.26 | 0.88 | 1.01              | 1.10 | 1.10 | ns    |
| DIFF_HSTL_I_18_S         | 0.75 | 0.79             | 0.92 | 0.98 | 1.12 | 1.24             | 1.34  | 1.34 | 0.95 | 1.08              | 1.18 | 1.18 | ns    |
| DIFF_HSTL_II_18_S        | 0.75 | 0.79             | 0.92 | 0.99 | 1.06 | 1.18             | 1.26  | 1.32 | 0.89 | 1.02              | 1.10 | 1.16 | ns    |
| DIFF_HSTL_I_DCI_18_S     | 0.75 | 0.79             | 0.92 | 0.92 | 1.11 | 1.23             | 1.33  | 1.33 | 0.94 | 1.07              | 1.17 | 1.17 | ns    |
| DIFF_HSTL_II_DCI_18_S    | 0.75 | 0.79             | 0.92 | 0.93 | 1.05 | 1.16             | 1.24  | 1.26 | 0.88 | 1.00              | 1.08 | 1.10 | ns    |
| DIFF_HSTL_II _T_DCI_18_S | 0.75 | 0.79             | 0.92 | 0.92 | 1.11 | 1.23             | 1.33  | 1.33 | 0.94 | 1.07              | 1.17 | 1.17 | ns    |
| HSTL_I_F                 | 0.68 | 0.72             | 0.82 | 0.90 | 1.02 | 1.14             | 1.22  | 1.22 | 0.85 | 0.98              | 1.06 | 1.06 | ns    |
| HSTL_II_F                | 0.68 | 0.72             | 0.82 | 0.90 | 0.97 | 1.08             | 1.15  | 1.15 | 0.80 | 0.92              | 0.99 | 0.99 | ns    |
| HSTL_I_18_F              | 0.70 | 0.72             | 0.82 | 0.95 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| HSTL_II_18_F             | 0.70 | 0.72             | 0.82 | 0.90 | 0.98 | 1.09             | 1.16  | 1.20 | 0.81 | 0.94              | 1.00 | 1.03 | ns    |
| HSTL_I_12_F              | 0.68 | 0.72             | 0.82 | 0.96 | 1.02 | 1.13             | 1.21  | 1.21 | 0.85 | 0.97              | 1.05 | 1.05 | ns    |
| HSTL_I_DCI_F             | 0.68 | 0.72             | 0.82 | 0.90 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| HSTL_II_DCI_F            | 0.68 | 0.72             | 0.82 | 0.85 | 0.97 | 1.08             | 1.15  | 1.15 | 0.80 | 0.92              | 0.99 | 0.99 | ns    |
| HSTL_II_T_DCI_F          | 0.70 | 0.72             | 0.82 | 0.82 | 1.02 | 1.14             | 1.22  | 1.22 | 0.85 | 0.98              | 1.06 | 1.06 | ns    |
| HSTL_I_DCI_18_F          | 0.70 | 0.72             | 0.82 | 0.90 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| HSTL_II_DCI_18_F         | 0.70 | 0.72             | 0.82 | 0.82 | 0.98 | 1.09             | 1.16  | 1.16 | 0.81 | 0.93              | 1.00 | 1.00 | ns    |
| HSTL_II _T_DCI_18_F      | 0.70 | 0.72             | 0.82 | 0.84 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| DIFF_HSTL_I_F            | 0.75 | 0.79             | 0.92 | 1.02 | 1.02 | 1.14             | 1.22  | 1.22 | 0.85 | 0.98              | 1.06 | 1.06 | ns    |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                          |      | T <sub>IOP</sub> | l    |      |      | T <sub>IOO</sub> | P     |      |      | T <sub>IOTI</sub> | Р    |      |       |
|--------------------------|------|------------------|------|------|------|------------------|-------|------|------|-------------------|------|------|-------|
| I/O Standard             |      | Speed G          | rade |      |      | Speed G          | irade |      |      | Speed G           | rade |      | Units |
|                          | -3   | -2/-2L/-2G       | -1   | -1M  | -3   | -2/-2L/-2G       | -1    | -1M  | -3   | -2/-2L/-2G        | -1   | -1M  | =     |
| DIFF_HSTL_II_F           | 0.75 | 0.79             | 0.92 | 1.02 | 0.97 | 1.08             | 1.15  | 1.20 | 0.80 | 0.92              | 0.99 | 1.03 | ns    |
| DIFF_HSTL_I_DCI_F        | 0.75 | 0.79             | 0.92 | 0.92 | 1.02 | 1.14             | 1.22  | 1.22 | 0.85 | 0.98              | 1.06 | 1.06 | ns    |
| DIFF_HSTL_II_DCI_F       | 0.75 | 0.79             | 0.92 | 0.92 | 0.97 | 1.08             | 1.15  | 1.15 | 0.80 | 0.92              | 0.99 | 0.99 | ns    |
| DIFF_HSTL_I_18_F         | 0.75 | 0.79             | 0.92 | 0.98 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| DIFF_HSTL_II_18_F        | 0.75 | 0.79             | 0.92 | 0.99 | 0.98 | 1.09             | 1.16  | 1.24 | 0.81 | 0.94              | 1.00 | 1.08 | ns    |
| DIFF_HSTL_I_DCI_18_F     | 0.75 | 0.79             | 0.92 | 0.92 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| DIFF_HSTL_II_DCI_18_F    | 0.75 | 0.79             | 0.92 | 0.93 | 0.98 | 1.09             | 1.16  | 1.18 | 0.81 | 0.93              | 1.00 | 1.02 | ns    |
| DIFF_HSTL_II _T_DCI_18_F | 0.75 | 0.79             | 0.92 | 0.92 | 1.04 | 1.16             | 1.24  | 1.24 | 0.87 | 1.00              | 1.08 | 1.08 | ns    |
| LVCMOS18_S2              | 0.47 | 0.50             | 0.60 | 0.90 | 3.95 | 4.28             | 4.85  | 4.85 | 3.78 | 4.13              | 4.69 | 4.69 | ns    |
| LVCMOS18_S4              | 0.47 | 0.50             | 0.60 | 0.90 | 2.67 | 2.98             | 3.43  | 3.43 | 2.50 | 2.82              | 3.27 | 3.27 | ns    |
| LVCMOS18_S6              | 0.47 | 0.50             | 0.60 | 0.90 | 2.14 | 2.38             | 2.72  | 2.72 | 1.97 | 2.22              | 2.56 | 2.56 | ns    |
| LVCMOS18_S8              | 0.47 | 0.50             | 0.60 | 0.90 | 1.98 | 2.21             | 2.52  | 2.52 | 1.81 | 2.05              | 2.36 | 2.36 | ns    |
| LVCMOS18_S12             | 0.47 | 0.50             | 0.60 | 0.90 | 1.70 | 1.91             | 2.17  | 2.17 | 1.53 | 1.75              | 2.01 | 2.01 | ns    |
| LVCMOS18_S16             | 0.47 | 0.50             | 0.60 | 0.90 | 1.57 | 1.75             | 1.97  | 1.97 | 1.40 | 1.59              | 1.81 | 1.81 | ns    |
| LVCMOS18_F2              | 0.47 | 0.50             | 0.60 | 0.90 | 3.50 | 3.87             | 4.48  | 4.48 | 3.33 | 3.71              | 4.32 | 4.32 | ns    |
| LVCMOS18_F4              | 0.47 | 0.50             | 0.60 | 0.90 | 2.23 | 2.50             | 2.87  | 2.87 | 2.06 | 2.34              | 2.71 | 2.71 | ns    |
| LVCMOS18_F6              | 0.47 | 0.50             | 0.60 | 0.90 | 1.80 | 2.00             | 2.26  | 2.26 | 1.63 | 1.84              | 2.09 | 2.09 | ns    |
| LVCMOS18_F8              | 0.47 | 0.50             | 0.60 | 0.90 | 1.46 | 1.72             | 2.04  | 2.04 | 1.29 | 1.56              | 1.88 | 1.88 | ns    |
| LVCMOS18_F12             | 0.47 | 0.50             | 0.60 | 0.90 | 1.26 | 1.40             | 1.53  | 1.53 | 1.09 | 1.24              | 1.37 | 1.37 | ns    |
| LVCMOS18_F16             | 0.47 | 0.50             | 0.60 | 0.90 | 1.19 | 1.33             | 1.44  | 1.66 | 1.02 | 1.17              | 1.28 | 1.50 | ns    |
| LVCMOS15_S2              | 0.59 | 0.62             | 0.73 | 0.88 | 3.55 | 3.89             | 4.45  | 4.45 | 3.38 | 3.73              | 4.29 | 4.29 | ns    |
| LVCMOS15_S4              | 0.59 | 0.62             | 0.73 | 0.88 | 2.45 | 2.70             | 3.06  | 3.06 | 2.28 | 2.54              | 2.90 | 2.90 | ns    |
| LVCMOS15_S6              | 0.59 | 0.62             | 0.73 | 0.88 | 2.24 | 2.51             | 2.88  | 2.88 | 2.07 | 2.35              | 2.72 | 2.72 | ns    |
| LVCMOS15_S8              | 0.59 | 0.62             | 0.73 | 0.88 | 1.91 | 2.16             | 2.49  | 2.49 | 1.74 | 2.00              | 2.32 | 2.32 | ns    |
| LVCMOS15_S12             | 0.59 | 0.62             | 0.73 | 0.88 | 1.77 | 1.98             | 2.23  | 2.23 | 1.60 | 1.82              | 2.07 | 2.07 | ns    |
| LVCMOS15_S16             | 0.59 | 0.62             | 0.73 | 0.88 | 1.62 | 1.81             | 2.02  | 2.02 | 1.45 | 1.65              | 1.86 | 1.86 | ns    |
| LVCMOS15_F2              | 0.59 | 0.62             | 0.73 | 0.88 | 3.38 | 3.69             | 4.18  | 4.18 | 3.21 | 3.53              | 4.02 | 4.02 | ns    |
| LVCMOS15_F4              | 0.59 | 0.62             | 0.73 | 0.88 | 2.04 | 2.21             | 2.44  | 2.44 | 1.87 | 2.06              | 2.27 | 2.27 | ns    |
| LVCMOS15_F6              | 0.59 | 0.62             | 0.73 | 0.88 | 1.47 | 1.74             | 2.09  | 2.09 | 1.30 | 1.58              | 1.93 | 1.93 | ns    |
| LVCMOS15_F8              | 0.59 | 0.62             | 0.73 | 0.88 | 1.31 | 1.46             | 1.61  | 1.61 | 1.14 | 1.30              | 1.45 | 1.45 | ns    |
| LVCMOS15_F12             | 0.59 | 0.62             | 0.73 | 0.88 | 1.21 | 1.34             | 1.45  | 1.45 | 1.04 | 1.18              | 1.29 | 1.29 | ns    |
| LVCMOS15_F16             | 0.59 | 0.62             | 0.73 | 0.88 | 1.18 | 1.31             | 1.41  | 1.68 | 1.01 | 1.15              | 1.25 | 1.52 | ns    |
| LVCMOS12_S2              | 0.64 | 0.67             | 0.78 | 1.04 | 3.38 | 3.80             | 4.48  | 4.48 | 3.21 | 3.64              | 4.31 | 4.31 | ns    |
| LVCMOS12_S4              | 0.64 | 0.67             | 0.78 | 1.04 | 2.62 | 2.94             | 3.43  | 3.43 | 2.45 | 2.78              | 3.27 | 3.27 | ns    |
| LVCMOS12_S6              | 0.64 | 0.67             | 0.78 | 1.04 | 2.05 | 2.33             | 2.72  | 2.72 | 1.88 | 2.17              | 2.56 | 2.56 | ns    |
| LVCMOS12_S8              | 0.64 | 0.67             | 0.78 | 1.04 | 1.94 | 2.18             | 2.51  | 2.51 | 1.77 | 2.02              | 2.34 | 2.34 | ns    |
| LVCMOS12_F2              | 0.64 | 0.67             | 0.78 | 1.04 | 2.84 | 3.15             | 3.62  | 3.62 | 2.67 | 2.99              | 3.46 | 3.46 | ns    |
| LVCMOS12_F4              | 0.64 | 0.67             | 0.78 | 1.04 | 1.97 | 2.18             | 2.44  | 2.44 | 1.80 | 2.02              | 2.28 | 2.28 | ns    |
| LVCMOS12_F6              | 0.64 | 0.67             | 0.78 | 1.04 | 1.33 | 1.51             | 1.70  | 1.70 | 1.16 | 1.35              | 1.54 | 1.54 | ns    |
| LVCMOS12_F8              | 0.64 | 0.67             | 0.78 | 1.04 | 1.27 | 1.42             | 1.55  | 1.55 | 1.10 | 1.26              | 1.39 | 1.39 | ns    |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                        | T <sub>IOPI</sub> |            |      |      | T <sub>IOO</sub> | P          |      |      | T <sub>IOTI</sub> | P          |      |      |       |
|------------------------|-------------------|------------|------|------|------------------|------------|------|------|-------------------|------------|------|------|-------|
| I/O Standard           |                   | Speed G    |      |      |                  | Speed G    |      |      |                   | Speed G    |      |      | Units |
|                        | -3                | -2/-2L/-2G |      | -1M  | -3               | -2/-2L/-2G | r    | -1M  | -3                | -2/-2L/-2G |      | -1M  |       |
| LVDCI_18               | 0.47              | 0.50       | 0.60 | 0.87 | 1.99             | 2.15       | 2.35 | 2.35 | 1.82              | 1.99       | 2.19 | 2.19 | ns    |
| LVDCI_15               | 0.59              | 0.62       | 0.73 | 0.92 | 1.98             | 2.23       | 2.58 | 2.58 | 1.81              | 2.07       | 2.41 | 2.41 | ns    |
| LVDCI_DV2_18           | 0.47              | 0.50       | 0.60 | 0.88 | 1.99             | 2.15       | 2.34 | 2.34 | 1.82              | 1.99       | 2.18 | 2.18 | ns    |
| LVDCI_DV2_15           | 0.59              | 0.62       | 0.73 | 0.88 | 1.98             | 2.23       | 2.58 | 2.58 | 1.81              | 2.07       | 2.41 | 2.41 | ns    |
| HSLVDCI_18             | 0.68              | 0.72       | 0.82 | 0.90 | 1.99             | 2.15       | 2.35 | 2.35 | 1.82              | 1.99       | 2.19 | 2.19 | ns    |
| HSLVDCI_15             | 0.68              | 0.72       | 0.82 | 0.93 | 1.98             | 2.23       | 2.58 | 2.58 | 1.81              | 2.07       | 2.41 | 2.41 | ns    |
| SSTL18_I_S             | 0.68              | 0.72       | 0.82 | 0.95 | 1.02             | 1.15       | 1.24 | 1.24 | 0.85              | 0.99       | 1.08 | 1.08 | ns    |
| SSTL18_II_S            | 0.68              | 0.72       | 0.82 | 1.01 | 1.17             | 1.29       | 1.37 | 1.38 | 1.00              | 1.13       | 1.21 | 1.22 | ns    |
| SSTL18_I_DCI_S         | 0.68              | 0.72       | 0.82 | 0.87 | 0.92             | 1.06       | 1.17 | 1.18 | 0.75              | 0.90       | 1.01 | 1.02 | ns    |
| SSTL18_II_DCI_S        | 0.68              | 0.72       | 0.82 | 0.82 | 0.88             | 0.98       | 1.08 | 1.12 | 0.71              | 0.83       | 0.92 | 0.96 | ns    |
| SSTL18_II_T_DCI_S      | 0.68              | 0.72       | 0.82 | 0.98 | 0.92             | 1.06       | 1.17 | 1.18 | 0.75              | 0.90       | 1.01 | 1.02 | ns    |
| SSTL15_S               | 0.68              | 0.72       | 0.82 | 0.82 | 0.94             | 1.06       | 1.15 | 1.16 | 0.77              | 0.91       | 0.99 | 1.00 | ns    |
| SSTL15_DCI_S           | 0.68              | 0.72       | 0.82 | 0.90 | 0.94             | 1.06       | 1.15 | 1.16 | 0.77              | 0.90       | 0.99 | 1.00 | ns    |
| SSTL15_T_DCI_S         | 0.68              | 0.72       | 0.82 | 0.87 | 0.94             | 1.06       | 1.15 | 1.15 | 0.77              | 0.90       | 0.99 | 0.99 | ns    |
| SSTL135_S              | 0.69              | 0.72       | 0.82 | 0.93 | 0.97             | 1.10       | 1.19 | 1.20 | 0.80              | 0.94       | 1.03 | 1.03 | ns    |
| SSTL135_DCI_S          | 0.69              | 0.72       | 0.82 | 0.85 | 0.97             | 1.09       | 1.19 | 1.20 | 0.80              | 0.93       | 1.03 | 1.03 | ns    |
| SSTL135_T_DCI_S        | 0.69              | 0.72       | 0.82 | 0.93 | 0.97             | 1.09       | 1.19 | 1.20 | 0.80              | 0.93       | 1.03 | 1.03 | ns    |
| SSTL12_S               | 0.69              | 0.72       | 0.82 | 1.02 | 0.96             | 1.09       | 1.18 | 1.18 | 0.79              | 0.93       | 1.02 | 1.02 | ns    |
| SSTL12_DCI_S           | 0.69              | 0.72       | 0.82 | 0.90 | 1.03             | 1.17       | 1.27 | 1.27 | 0.86              | 1.01       | 1.11 | 1.11 | ns    |
| SSTL12_T_DCI_S         | 0.69              | 0.72       | 0.82 | 0.88 | 1.03             | 1.17       | 1.27 | 1.27 | 0.86              | 1.01       | 1.11 | 1.11 | ns    |
| DIFF_SSTL18_I_S        | 0.75              | 0.79       | 0.92 | 0.99 | 1.02             | 1.15       | 1.24 | 1.29 | 0.85              | 0.99       | 1.08 | 1.13 | ns    |
| DIFF_SSTL18_II_S       | 0.75              | 0.79       | 0.92 | 0.93 | 1.17             | 1.29       | 1.37 | 1.40 | 1.00              | 1.13       | 1.21 | 1.24 | ns    |
| DIFF_SSTL18_I_DCI_S    | 0.75              | 0.79       | 0.92 | 0.92 | 0.92             | 1.06       | 1.17 | 1.24 | 0.75              | 0.90       | 1.01 | 1.08 | ns    |
| DIFF_SSTL18_II_DCI_S   | 0.75              | 0.79       | 0.92 | 0.96 | 0.88             | 0.98       | 1.08 | 1.18 | 0.71              | 0.83       | 0.92 | 1.02 | ns    |
| DIFF_SSTL18_II_T_DCI_S | 0.75              | 0.79       | 0.92 | 0.92 | 0.92             | 1.06       | 1.17 | 1.24 | 0.75              | 0.90       | 1.01 | 1.08 | ns    |
| DIFF_SSTL15_S          | 0.68              | 0.72       | 0.82 | 0.99 | 0.94             | 1.06       | 1.15 | 1.16 | 0.77              | 0.91       | 0.99 | 1.00 | ns    |
| DIFF_SSTL15_DCI_S      | 0.68              | 0.72       | 0.82 | 0.96 | 0.94             | 1.06       | 1.15 | 1.16 | 0.77              | 0.90       | 0.99 | 1.00 | ns    |
| DIFF_SSTL15_T_DCI_S    | 0.68              | 0.72       | 0.82 | 0.88 | 0.94             | 1.06       | 1.15 | 1.23 | 0.77              | 0.90       | 0.99 | 1.07 | ns    |
| DIFF_SSTL135_S         | 0.69              | 0.72       | 0.82 | 1.09 | 0.97             | 1.10       | 1.19 | 1.20 | 0.80              | 0.94       | 1.03 | 1.03 | ns    |
| DIFF_SSTL135_DCI_S     | 0.69              | 0.72       | 0.82 | 0.90 | 0.97             | 1.09       | 1.19 | 1.20 | 0.80              | 0.93       | 1.03 | 1.03 | ns    |
| DIFF_SSTL135_T_DCI_S   | 0.69              | 0.72       | 0.82 | 0.84 | 0.97             | 1.09       | 1.19 | 1.27 | 0.80              | 0.93       | 1.03 | 1.11 | ns    |
| DIFF_SSTL12_S          | 0.69              | 0.72       | 0.82 | 0.96 | 0.96             | 1.09       | 1.18 | 1.18 | 0.79              | 0.93       | 1.02 | 1.02 | ns    |
| DIFF_SSTL12_DCI_S      | 0.69              | 0.72       | 0.82 | 0.87 | 1.03             | 1.17       | 1.27 | 1.27 | 0.86              | 1.01       | 1.11 | 1.11 | ns    |
| DIFF_SSTL12_T_DCI_S    | 0.69              | 0.72       | 0.82 | 0.96 | 1.03             | 1.17       | 1.27 | 1.27 | 0.86              | 1.01       | 1.11 | 1.11 | ns    |
| SSTL18_I_F             | 0.68              | 0.72       | 0.82 | 0.95 | 0.94             | 1.06       | 1.15 | 1.15 | 0.77              | 0.91       | 0.99 | 0.99 | ns    |
| SSTL18_II_F            | 0.68              | 0.72       | 0.82 | 1.01 | 0.97             | 1.09       | 1.16 | 1.21 | 0.80              | 0.93       | 1.00 | 1.05 | ns    |
| SSTL18_I_DCI_F         | 0.68              | 0.72       | 0.82 | 0.87 | 0.89             | 1.02       | 1.10 | 1.15 | 0.72              | 0.86       | 0.94 | 0.99 | ns    |
| SSTL18_II_DCI_F        | 0.68              | 0.72       | 0.82 | 0.82 | 0.89             | 1.02       | 1.10 | 1.10 | 0.72              | 0.86       | 0.94 | 0.94 | ns    |
| SSTL18_II_T_DCI_F      | 0.68              | 0.72       | 0.82 | 0.98 | 0.89             | 1.02       | 1.10 | 1.15 | 0.72              | 0.86       | 0.94 | 0.99 | ns    |
| SSTL15_F               | 0.68              | 0.72       | 0.82 | 0.82 | 0.89             | 1.01       | 1.09 | 1.09 | 0.72              | 0.85       | 0.93 | 0.93 | ns    |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                        | T <sub>IOPI</sub> |            |      |      |      | T <sub>IOO</sub> | P    |      | T <sub>IOTP</sub> |            |      |      |       |
|------------------------|-------------------|------------|------|------|------|------------------|------|------|-------------------|------------|------|------|-------|
| I/O Standard           |                   | Speed G    | rade |      |      | Speed G          | rade |      |                   | Speed G    | rade |      | Units |
|                        | -3                | -2/-2L/-2G | -1   | -1M  | -3   | -2/-2L/-2G       | -1   | -1M  | -3                | -2/-2L/-2G | -1   | -1M  |       |
| SSTL15_DCI_F           | 0.68              | 0.72       | 0.82 | 0.90 | 0.89 | 1.01             | 1.09 | 1.12 | 0.72              | 0.85       | 0.93 | 0.96 | ns    |
| SSTL15_T_DCI_F         | 0.68              | 0.72       | 0.82 | 0.87 | 0.89 | 1.01             | 1.09 | 1.12 | 0.72              | 0.85       | 0.93 | 0.96 | ns    |
| SSTL135_F              | 0.69              | 0.72       | 0.82 | 0.93 | 0.88 | 1.00             | 1.08 | 1.12 | 0.71              | 0.85       | 0.92 | 0.96 | ns    |
| SSTL135_DCI_F          | 0.69              | 0.72       | 0.82 | 0.85 | 0.89 | 1.00             | 1.08 | 1.12 | 0.72              | 0.85       | 0.92 | 0.96 | ns    |
| SSTL135_T_DCI_F        | 0.69              | 0.72       | 0.82 | 0.93 | 0.89 | 1.00             | 1.08 | 1.12 | 0.72              | 0.85       | 0.92 | 0.96 | ns    |
| SSTL12_F               | 0.69              | 0.72       | 0.82 | 1.02 | 0.88 | 1.00             | 1.08 | 1.12 | 0.71              | 0.84       | 0.92 | 0.96 | ns    |
| SSTL12_DCI_F           | 0.69              | 0.72       | 0.82 | 0.90 | 0.91 | 1.03             | 1.11 | 1.11 | 0.74              | 0.88       | 0.95 | 0.95 | ns    |
| SSTL12_T_DCI_F         | 0.69              | 0.72       | 0.82 | 0.88 | 0.91 | 1.03             | 1.11 | 1.12 | 0.74              | 0.88       | 0.95 | 0.96 | ns    |
| DIFF_SSTL18_I_F        | 0.75              | 0.79       | 0.92 | 0.99 | 0.94 | 1.06             | 1.15 | 1.23 | 0.77              | 0.91       | 0.99 | 1.07 | ns    |
| DIFF_SSTL18_II_F       | 0.75              | 0.79       | 0.92 | 0.93 | 0.97 | 1.09             | 1.16 | 1.24 | 0.80              | 0.93       | 1.00 | 1.08 | ns    |
| DIFF_SSTL18_I_DCI_F    | 0.75              | 0.79       | 0.92 | 0.92 | 0.89 | 1.02             | 1.10 | 1.23 | 0.72              | 0.86       | 0.94 | 1.07 | ns    |
| DIFF_SSTL18_II_DCI_F   | 0.75              | 0.79       | 0.92 | 0.96 | 0.89 | 1.02             | 1.10 | 1.16 | 0.72              | 0.86       | 0.94 | 1.00 | ns    |
| DIFF_SSTL18_II_T_DCI_F | 0.75              | 0.79       | 0.92 | 0.92 | 0.89 | 1.02             | 1.10 | 1.24 | 0.72              | 0.86       | 0.94 | 1.08 | ns    |
| DIFF_SSTL15_F          | 0.68              | 0.72       | 0.82 | 0.99 | 0.89 | 1.01             | 1.09 | 1.09 | 0.72              | 0.85       | 0.93 | 0.93 | ns    |
| DIFF_SSTL15_DCI_F      | 0.68              | 0.72       | 0.82 | 0.96 | 0.89 | 1.01             | 1.09 | 1.12 | 0.72              | 0.85       | 0.93 | 0.96 | ns    |
| DIFF_SSTL15_T_DCI_F    | 0.68              | 0.72       | 0.82 | 0.88 | 0.89 | 1.01             | 1.09 | 1.20 | 0.72              | 0.85       | 0.93 | 1.03 | ns    |
| DIFF_SSTL135_F         | 0.69              | 0.72       | 0.82 | 1.09 | 0.88 | 1.00             | 1.08 | 1.12 | 0.71              | 0.85       | 0.92 | 0.96 | ns    |
| DIFF_SSTL135_DCI_F     | 0.69              | 0.72       | 0.82 | 0.90 | 0.89 | 1.00             | 1.08 | 1.12 | 0.72              | 0.85       | 0.92 | 0.96 | ns    |
| DIFF_SSTL135_T_DCI_F   | 0.69              | 0.72       | 0.82 | 0.84 | 0.89 | 1.00             | 1.08 | 1.20 | 0.72              | 0.85       | 0.92 | 1.03 | ns    |
| DIFF_SSTL12_F          | 0.69              | 0.72       | 0.82 | 0.96 | 0.88 | 1.00             | 1.08 | 1.12 | 0.71              | 0.84       | 0.92 | 0.96 | ns    |
| DIFF_SSTL12_DCI_F      | 0.69              | 0.72       | 0.82 | 0.87 | 0.91 | 1.03             | 1.11 | 1.11 | 0.74              | 0.88       | 0.95 | 0.95 | ns    |
| DIFF_SSTL12_T_DCI_F    | 0.69              | 0.72       | 0.82 | 0.96 | 0.91 | 1.03             | 1.11 | 1.18 | 0.74              | 0.88       | 0.95 | 1.02 | ns    |

Table 21 specifies the values of  $T_{IOTPHZ}$  and  $T_{IOIBUFDISABLE}$ .  $T_{IOTPHZ}$  is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state).  $T_{IOIBUFDISABLE}$  is described as the IOB delay from IBUFDISABLE to O output. In HP I/O banks, the internal DCI termination turn-off time is always faster than  $T_{IOTPHZ}$  when the DCITERMDISABLE pin is used. In HR I/O banks, the internal IN\_TERM termination turn-off time is always faster than  $T_{IOTPHZ}$  when the INTERMDISABLE pin is used.

Table 21: IOB 3-state Output Switching Characteristics

| Symbol                        | Description                                                     |      |            | Units |      |        |
|-------------------------------|-----------------------------------------------------------------|------|------------|-------|------|--------|
| Symbol                        | Description                                                     | -3   | -2/-2L/-2G | -1    | -1 M | Ullits |
| T <sub>IOTPHZ</sub>           | T input to pad high-impedance                                   | 0.76 | 0.86       | 0.99  | 0.99 | ns     |
| T <sub>IOIBUFDISABLE_HR</sub> | IBUF turn-on time from IBUFDISABLE to O output for HR I/O banks | 1.72 | 1.89       | 2.14  | 2.14 | ns     |
| T <sub>IOIBUFDISABLE_HP</sub> | IBUF turn-on time from IBUFDISABLE to O output for HP I/O banks | 1.31 | 1.46       | 1.76  | 1.76 | ns     |



# I/O Standard Adjustment Measurement Methodology

# **Input Delay Measurements**

Table 22 shows the test setup parameters used for measuring input delay.

Table 22: Input Delay Measurement Methodology

| Description                                        | I/O Standard Attribute             | V <sub>L</sub> <sup>(1)(2)</sup> | V <sub>H</sub> <sup>(1)(2)</sup> | V <sub>MEAS</sub> (1)(4)(6) | V <sub>REF</sub> (1)(3)(5) |
|----------------------------------------------------|------------------------------------|----------------------------------|----------------------------------|-----------------------------|----------------------------|
| LVCMOS, 1.2V                                       | LVCMOS12                           | 0.1                              | 1.1                              | 0.6                         | _                          |
| LVCMOS, 1.5V                                       | LVCMOS15                           | 0.1                              | 1.4                              | 0.75                        | _                          |
| LVCMOS, 1.8V                                       | LVCMOS18                           | 0.1                              | 1.7                              | 0.9                         | _                          |
| LVCMOS, 2.5V                                       | LVCMOS25                           | 0.1                              | 2.4                              | 1.25                        | _                          |
| LVCMOS, 3.3V                                       | LVCMOS33                           | 0.1                              | 3.2                              | 1.65                        | _                          |
| LVTTL, 3.3V                                        | LVTTL                              | 0.1                              | 3.2                              | 1.65                        | _                          |
| MOBILE_DDR, 1.8V                                   | MOBILE_DDR                         | 0.1                              | 1.7                              | 0.9                         | _                          |
| PCI33, 3.3V                                        | PCl33_3                            | 0.1                              | 3.2                              | 1.65                        | _                          |
| HSTL (High-Speed Transceiver Logic), Class I, 1.2V | HSTL_I_12                          | V <sub>REF</sub> – 0.5           | V <sub>REF</sub> + 0.5           | V <sub>REF</sub>            | 0.60                       |
| HSTL, Class I & II, 1.5V                           | HSTL_I, HSTL_II                    | V <sub>REF</sub> - 0.65          | V <sub>REF</sub> + 0.65          | $V_{REF}$                   | 0.75                       |
| HSTL, Class I & II, 1.8V                           | HSTL_I_18, HSTL_II_18              | V <sub>REF</sub> - 0.8           | V <sub>REF</sub> + 0.8           | V <sub>REF</sub>            | 0.90                       |
| HSUL (High-Speed Unterminated Logic), 1.2V         | HSUL_12                            | V <sub>REF</sub> - 0.5           | V <sub>REF</sub> + 0.5           | V <sub>REF</sub>            | 0.60                       |
| SSTL (Stub Terminated Transceiver Logic), 1.2V     | SSTL12                             | V <sub>REF</sub> - 0.5           | V <sub>REF</sub> + 0.5           | $V_{REF}$                   | 0.60                       |
| SSTL, 1.35V                                        | SSTL135, SSTL135_R                 | V <sub>REF</sub> – 0.575         | V <sub>REF</sub> + 0.575         | $V_{REF}$                   | 0.675                      |
| SSTL, 1.5V                                         | SSTL15, SSTL15_R                   | V <sub>REF</sub> - 0.65          | V <sub>REF</sub> + 0.65          | V <sub>REF</sub>            | 0.75                       |
| SSTL, Class I & II, 1.8V                           | SSTL18_I, SSTL18_II                | V <sub>REF</sub> - 0.8           | V <sub>REF</sub> + 0.8           | $V_{REF}$                   | 0.90                       |
| DIFF_MOBILE_DDR, 1.8V                              | DIFF_MOBILE_DDR                    | 0.9 - 0.125                      | 0.9 + 0.125                      | 0(6)                        | _                          |
| DIFF_HSTL, Class I, 1.2V                           | DIFF_HSTL_I_12                     | 0.6 - 0.125                      | 0.6 + 0.125                      | 0(6)                        | _                          |
| DIFF_HSTL, Class I & II,1.5V                       | DIFF_HSTL_I,<br>DIFF_HSTL_II       | 0.75 – 0.125                     | 0.75 + 0.125                     | 0(6)                        | _                          |
| DIFF_HSTL, Class I & II, 1.8V                      | DIFF_HSTL_I_18,<br>DIFF_HSTL_II_18 | 0.9 – 0.125                      | 0.9 + 0.125                      | 0(6)                        | _                          |
| DIFF_HSUL, 1.2V                                    | DIFF_HSUL_12                       | 0.6 - 0.125                      | 0.6 + 0.125                      | 0(6)                        | _                          |
| DIFF_SSTL, 1.2V                                    | DIFF_SSTL12                        | 0.6 - 0.125                      | 0.6 + 0.125                      | 0(6)                        | _                          |
| DIFF_SSTL135/DIFF_SSTL135_R, 1.35V                 | DIFF_SSTL135,<br>DIFF_SSTL135_R    | 0.675 - 0.125                    | 0.675 + 0.125                    | 0(6)                        | _                          |
| DIFF_SSTL15/DIFF_SSTL15_R, 1.5V                    | DIFF_SSTL15,<br>DIFF_SSTL15_R      | 0.75 – 0.125                     | 0.75 + 0.125                     | 0(6)                        | _                          |
| DIFF_SSTL18_I/DIFF_SSTL18_II, 1.8V                 | DIFF_SSTL18_I,<br>DIFF_SSTL18_II   | 0.9 – 0.125                      | 0.9 + 0.125                      | 0(6)                        | _                          |
| LVDS (Low-Voltage Differential Signaling), 1.8V    | LVDS                               | 0.9 - 0.125                      | 0.9 + 0.125                      | 0(6)                        | _                          |
| LVDS_25, 2.5V                                      | LVDS_25                            | 1.2 - 0.125                      | 1.2 + 0.125                      | 0(6)                        | _                          |
| BLVDS_25, 2.5V                                     | BLVDS_25                           | 1.25 – 0.125                     | 1.25 + 0.125                     | 0(6)                        | _                          |
| MINI_LVDS_25, 2.5V                                 | MINI_LVDS_25                       | 1.25 - 0.125                     | 1.25 + 0.125                     | 0(6)                        | _                          |
| PPDS_25                                            | PPDS_25                            | 1.25 - 0.125                     | 1.25 + 0.125                     | 0(6)                        | _                          |
| RSDS_25                                            | RSDS_25                            | 1.25 – 0.125                     | 1.25 + 0.125                     | 0(6)                        | _                          |



Table 22: Input Delay Measurement Methodology (Cont'd)

| Description | I/O Standard Attribute | V <sub>L</sub> (1)(2) | V <sub>H</sub> <sup>(1)(2)</sup> | V <sub>MEAS</sub> (1)(4)(6) | V <sub>REF</sub> (1)(3)(5) |
|-------------|------------------------|-----------------------|----------------------------------|-----------------------------|----------------------------|
| TMDS_33     | TMDS_33                | 3 – 0.125             | 3 + 0.125                        | 0(6)                        | _                          |

- The input delay measurement methodology parameters for LVDCI are the same for LVCMOS standards of the same voltage. Input delay
  measurement methodology parameters for HSLVDCI are the same as for HSTL\_II standards of the same voltage. Parameters for all other
  DCI standards are the same for the corresponding non-DCI standards.
- 2. Input waveform switches between V<sub>I</sub> and V<sub>H</sub>.
- Measurements are made at typical, minimum, and maximum V<sub>REF</sub> values. Reported delays reflect worst case of these measurements. V<sub>REF</sub> values listed are typical.
- 4. Input voltage level from which measurement starts.
- 5. This is an input voltage reference that bears no relation to the V<sub>RFF</sub> / V<sub>MFAS</sub> parameters found in IBIS models and/or noted in Figure 1.
- 6. The value given is the differential input voltage.

## **Output Delay Measurements**

Output delays are measured with short output traces. Standard termination was used for all testing. The propagation delay of the trace is characterized separately and subtracted from the final measurement, and is therefore not included in the generalized test setups shown in Figure 1 and Figure 2.



Figure 1: Single-Ended Test Setup



Figure 2: Differential Test Setup

Parameters  $V_{REF}$ ,  $R_{REF}$ ,  $C_{REF}$ , and  $V_{MEAS}$  fully describe the test conditions for each I/O standard. The most accurate prediction of propagation delay in any given application can be obtained through IBIS simulation, using this method:

- 1. Simulate the output driver of choice into the generalized test setup using values from Table 23.
- 2. Record the time to  $V_{MEAS}$ .
- 3. Simulate the output driver of choice into the actual PCB trace and load using the appropriate IBIS model or capacitance value to represent the load.
- Record the time to V<sub>MFAS</sub>.



5. Compare the results of step 2 and step 4. The increase or decrease in delay yields the actual propagation delay of the PCB trace.

Table 23: Output Delay Measurement Methodology

| Description                                                      | I/O Standard Attribute          | R <sub>REF</sub> (Ω) | C <sub>REF</sub> <sup>(1)</sup><br>(pF) | V <sub>MEAS</sub> | V <sub>REF</sub> (V) |
|------------------------------------------------------------------|---------------------------------|----------------------|-----------------------------------------|-------------------|----------------------|
| LVCMOS, 1.2V                                                     | LVCMOS12                        | 1M                   | 0                                       | 0.6               | 0                    |
| LVCMOS/LVDCI/HSLVDCI, 1.5V                                       | LVCMOS15, LVDCI_15, HSLVDCI_15  | 1M                   | 0                                       | 0.75              | 0                    |
| LVCMOS/LVDCI/HSLVDCI, 1.8V                                       | LVCMOS18, LVDCI_15, HSLVDCI_18  | 1M                   | 0                                       | 0.9               | 0                    |
| LVCMOS, 2.5V                                                     | LVCMOS25                        | 1M                   | 0                                       | 1.25              | 0                    |
| LVCMOS, 3.3V                                                     | LVCMOS33                        | 1M                   | 0                                       | 1.65              | 0                    |
| LVTTL, 3.3V                                                      | LVTTL                           | 1M                   | 0                                       | 1.65              | 0                    |
| PCI33, 3.3V                                                      | PCl33_3                         | 25                   | 10                                      | 1.65              | 0                    |
| HSTL (High-Speed Transceiver Logic), Class I, 1.2V               | HSTL_I_12                       | 50                   | 0                                       | $V_{REF}$         | 0.6                  |
| HSTL, Class I, 1.5V                                              | HSTL_I                          | 50                   | 0                                       | $V_{REF}$         | 0.75                 |
| HSTL, Class II, 1.5V                                             | HSTL_II                         | 25                   | 0                                       | $V_{REF}$         | 0.75                 |
| HSTL, Class I, 1.8V                                              | HSTL_I_18                       | 50                   | 0                                       | $V_{REF}$         | 0.9                  |
| HSTL, Class II, 1.8V                                             | HSTL_II_18                      | 25                   | 0                                       | $V_{REF}$         | 0.9                  |
| HSUL (High-Speed Unterminated Logic), 1.2V                       | HSUL_12                         | 50                   | 0                                       | $V_{REF}$         | 0.6                  |
| SSTL12, 1.2V                                                     | SSTL12                          | 50                   | 0                                       | $V_{REF}$         | 0.6                  |
| SSTL135/SSTL135_R, 1.35V                                         | SSTL135, SSTL135_R              | 50                   | 0                                       | $V_{REF}$         | 0.675                |
| SSTL15/SSTL15_R, 1.5V                                            | SSTL15, SSTL15_R                | 50                   | 0                                       | V <sub>REF</sub>  | 0.75                 |
| SSTL (Stub Series Terminated Logic),<br>Class I & Class II, 1.8V | SSTL18_I, SSTL18_II             | 50                   | 0                                       | V <sub>REF</sub>  | 0.9                  |
| DIFF_MOBILE_DDR, 1.8V                                            | DIFF_MOBILE_DDR                 | 50                   | 0                                       | V <sub>REF</sub>  | 0.9                  |
| DIFF_HSTL, Class I, 1.2V                                         | DIFF_HSTL_I_12                  | 50                   | 0                                       | V <sub>REF</sub>  | 0.6                  |
| DIFF_HSTL, Class I & II, 1.5V                                    | DIFF_HSTL_I, DIFF_HSTL_II       | 50                   | 0                                       | $V_{REF}$         | 0.75                 |
| DIFF_HSTL, Class I & II, 1.8V                                    | DIFF_HSTL_I_18, DIFF_HSTL_II_18 | 50                   | 0                                       | V <sub>REF</sub>  | 0.9                  |
| DIFF_HSUL_12, 1.2V                                               | DIFF_HSUL_12                    | 50                   | 0                                       | V <sub>REF</sub>  | 0.6                  |
| DIFF_SSTL12, 1.2V                                                | DIFF_SSTL12                     | 50                   | 0                                       | V <sub>REF</sub>  | 0.6                  |
| DIFF_SSTL135/DIFF_SSTL135_R, 1.35V                               | DIFF_SSTL135, DIFF_SSTL135_R    | 50                   | 0                                       | V <sub>REF</sub>  | 0.675                |
| DIFF_SSTL15/DIFF_SSTL15_R, 1.5V                                  | DIFF_SSTL15, DIFF_SSTL15_R      | 50                   | 0                                       | V <sub>REF</sub>  | 0.75                 |
| DIFF_SSTL18, Class I & II, 1.8V                                  | DIFF_SSTL18_I, DIFF_SSTL18_II   | 50                   | 0                                       | V <sub>REF</sub>  | 0.9                  |
| LVDS (Low-Voltage Differential Signaling), 1.8V                  | LVDS                            | 100                  | 0                                       | 0(2)              | 0                    |
| LVDS, 2.5V                                                       | LVDS_25                         | 100                  | 0                                       | 0(2)              | 0                    |
| BLVDS (Bus LVDS), 2.5V                                           | BLVDS_25                        | 100                  | 0                                       | 0(2)              | 0                    |
| Mini LVDS, 2.5V                                                  | MINI_LVDS_25                    | 100                  | 0                                       | 0(2)              | 0                    |
| PPDS_25                                                          | PPDS_25                         | 100                  | 0                                       | 0(2)              | 0                    |
| RSDS_25                                                          | RSDS_25                         | 100                  | 0                                       | 0(2)              | 0                    |
| TMDS_33                                                          | TMDS_33                         | 50                   | 0                                       | 0(2)              | 3.3                  |

- 1.  $C_{REF}$  is the capacitance of the probe, nominally 0 pF.
- 2. The value given is the differential output voltage.



# **Input/Output Logic Switching Characteristics**

Table 24: ILOGIC Switching Characteristics

| Symbol                                       | Description                                                                      |           | Speed      | Grade     |           | - Units |
|----------------------------------------------|----------------------------------------------------------------------------------|-----------|------------|-----------|-----------|---------|
| Symbol                                       | Description                                                                      | -3        | -2/-2L/-2G | -1        | -1M       | Units   |
| Setup/Hold                                   |                                                                                  |           |            |           |           |         |
| T <sub>ICE1CK</sub> /T <sub>ICKCE1</sub>     | CE1 pin setup/hold with respect to CLK                                           | 0.42/0.00 | 0.48/0.00  | 0.67/0.00 | 0.67/0.00 | ns      |
| T <sub>ISRCK</sub> /T <sub>ICKSR</sub>       | SR pin setup/hold with respect to CLK                                            | 0.53/0.01 | 0.61/0.01  | 0.99/0.01 | 0.99/0.01 | ns      |
| T <sub>IDOCKE2</sub> /T <sub>IOCKDE2</sub>   | D pin setup/hold with respect to CLK without delay (HP I/O banks only)           | 0.01/0.27 | 0.01/0.29  | 0.01/0.34 | 0.01/0.34 | ns      |
| T <sub>IDOCKDE2</sub> /T <sub>IOCKDDE2</sub> | DDLY pin setup/hold with respect to CLK (using IDELAY) (HP I/O banks only)       | 0.01/0.27 | 0.02/0.29  | 0.02/0.34 | 0.02/0.34 | ns      |
| T <sub>IDOCKE3</sub> /T <sub>IOCKDE3</sub>   | D pin setup/hold with respect to CLK without delay (HR I/O banks only)           | 0.01/0.27 | 0.01/0.29  | 0.01/0.34 | 0.01/0.34 | ns      |
| T <sub>IDOCKDE3</sub> /T <sub>IOCKDDE3</sub> | DDLY pin setup/hold with respect to CLK (using IDELAY) (HR I/O banks only)       | 0.01/0.27 | 0.02/0.29  | 0.02/0.34 | 0.02/0.34 | ns      |
| Combinatorial                                |                                                                                  | 1         |            | 1         | 1         |         |
| T <sub>IDIE2</sub>                           | D pin to O pin propagation delay, no delay (HP I/O banks only)                   | 0.09      | 0.10       | 0.12      | 0.12      | ns      |
| T <sub>IDIDE2</sub>                          | DDLY pin to O pin propagation delay (using IDELAY) (HP I/O banks only)           | 0.10      | 0.11       | 0.13      | 0.13      | ns      |
| T <sub>IDIE3</sub>                           | D pin to O pin propagation delay, no delay (HR I/O banks only)                   | 0.09      | 0.10       | 0.12      | 0.12      | ns      |
| T <sub>IDIDE3</sub>                          | DDLY pin to O pin propagation delay (using IDELAY) (HR I/O banks only)           | 0.10      | 0.11       | 0.13      | 0.13      | ns      |
| Sequential Delays                            |                                                                                  | 1         |            | II.       | 1         |         |
| T <sub>IDLOE2</sub>                          | D pin to Q1 pin using flip-flop as a latch without delay (HP I/O banks only)     | 0.36      | 0.39       | 0.45      | 0.45      | ns      |
| T <sub>IDLODE2</sub>                         | DDLY pin to Q1 pin using flip-flop as a latch (using IDELAY) (HP I/O banks only) | 0.36      | 0.39       | 0.45      | 0.45      | ns      |
| T <sub>IDLOE3</sub>                          | D pin to Q1 pin using flip-flop as a latch without delay (HR I/O banks only)     | 0.36      | 0.39       | 0.45      | 0.45      | ns      |
| T <sub>IDLODE3</sub>                         | DDLY pin to Q1 pin using flip-flop as a latch (using IDELAY) (HR I/O banks only) | 0.36      | 0.39       | 0.45      | 0.45      | ns      |
| T <sub>ICKQ</sub>                            | CLK to Q outputs                                                                 | 0.47      | 0.50       | 0.58      | 0.58      | ns      |
| T <sub>RQ_ILOGICE2</sub>                     | SR pin to OQ/TQ out (HP I/O banks only)                                          | 0.84      | 0.94       | 1.16      | 1.16      | ns      |
| T <sub>GSRQ_ILOGICE2</sub>                   | Global set/reset to Q outputs (HP I/O banks only)                                | 7.60      | 7.60       | 10.51     | 10.51     | ns      |
| T <sub>RQ_ILOGICE3</sub>                     | SR pin to OQ/TQ out (HR I/O banks only)                                          | 0.84      | 0.94       | 1.16      | 1.16      | ns      |
| T <sub>GSRQ_ILOGICE3</sub>                   | Global set/reset to Q outputs (HR I/O banks only)                                | 7.60      | 7.60       | 10.51     | 10.51     | ns      |
| Set/Reset                                    |                                                                                  |           |            |           |           |         |
| T <sub>RPW_ILOGICE2</sub>                    | Minimum pulse width, SR inputs (HP I/O banks only)                               | 0.54      | 0.63       | 0.63      | 0.63      | ns, Min |
| T <sub>RPW_ILOGICE3</sub>                    | Minimum pulse width, SR inputs (HR I/O banks only)                               | 0.54      | 0.63       | 0.63      | 0.63      | ns, Min |



Table 25: OLOGIC Switching Characteristics

| Complete                                 | December                                           | Speed Grade |            |            |            |         |
|------------------------------------------|----------------------------------------------------|-------------|------------|------------|------------|---------|
| Symbol                                   | Description                                        | -3          | -2/-2L/-2G | -1         | -1M        | Units   |
| Setup/Hold                               |                                                    |             |            |            |            |         |
| T <sub>ODCK</sub> /T <sub>OCKD</sub>     | D1/D2 pins setup/hold with respect to CLK          | 0.45/-0.13  | 0.50/-0.13 | 0.58/-0.13 | 0.58/-0.13 | ns      |
| T <sub>OOCECK</sub> /T <sub>OCKOCE</sub> | OCE pin setup/hold with respect to CLK             | 0.28/0.03   | 0.29/0.03  | 0.45/0.03  | 0.45/0.03  | ns      |
| T <sub>OSRCK</sub> /T <sub>OCKSR</sub>   | SR pin setup/hold with respect to CLK              | 0.32/0.18   | 0.38/0.18  | 0.70/0.18  | 0.70/0.18  | ns      |
| T <sub>OTCK</sub> /T <sub>OCKT</sub>     | T1/T2 pins setup/hold with respect to CLK          | 0.49/-0.16  | 0.56/0.16  | 0.68/-0.16 | 0.68/-0.13 | ns      |
| T <sub>OTCECK</sub> /T <sub>OCKTCE</sub> | TCE pin setup/hold with respect to CLK             | 0.28/0.01   | 0.30/0.01  | 0.45/0.01  | 0.45/0.06  | ns      |
| Combinatorial                            |                                                    |             |            | l          |            |         |
| T <sub>ODQ</sub>                         | D1 to OQ out or T1 to TQ out                       | 0.73        | 0.81       | 0.97       | 0.97       | ns      |
| Sequential Delays                        |                                                    |             |            | 1          |            |         |
| T <sub>OCKQ</sub>                        | CLK to OQ/TQ out                                   | 0.41        | 0.43       | 0.49       | 0.49       | ns      |
| T <sub>RQ_OLOGICE2</sub>                 | SR pin to OQ/TQ out (HP I/O banks only)            | 0.63        | 0.70       | 0.83       | 0.83       | ns      |
| T <sub>GSRQ_OLOGICE2</sub>               | Global set/reset to Q outputs (HP I/O banks only)  | 7.60        | 7.60       | 10.51      | 10.51      | ns      |
| T <sub>RQ_OLOGICE3</sub>                 | SR pin to OQ/TQ out (HR I/O banks only)            | 0.63        | 0.70       | 0.83       | 0.83       | ns      |
| T <sub>GSRQ_OLOGICE3</sub>               | Global set/reset to Q outputs (HR I/O banks only)  | 7.60        | 7.60       | 10.51      | 10.51      | ns      |
| Set/Reset                                |                                                    |             |            | 1          |            |         |
| T <sub>RPW_OLOGICE2</sub>                | Minimum pulse width, SR inputs (HP I/O banks only) | 0.54        | 0.54       | 0.63       | 0.63       | ns, Min |
| T <sub>RPW_OLOGICE3</sub>                | Minimum pulse width, SR inputs (HR I/O banks only) | 0.54        | 0.54       | 0.63       | 0.63       | ns, Min |



# Input Serializer/Deserializer Switching Characteristics

Table 26: ISERDES Switching Characteristics

| Symbol                                                       | Description                                                                    | Speed Grade |            |            |            |       |
|--------------------------------------------------------------|--------------------------------------------------------------------------------|-------------|------------|------------|------------|-------|
|                                                              | Description                                                                    | -3          | -2/-2L/-2G | -1         | -1M        | Units |
| Setup/Hold for Control Lin                                   | nes                                                                            |             |            |            |            |       |
| TISCCK_BITSLIP/<br>TISCKC_BITSLIP                            | BITSLIP pin setup/hold with respect to CLKDIV                                  | 0.01/0.12   | 0.02/0.13  | 0.02/0.15  | 0.02/0.15  | ns    |
| T <sub>ISCCK_CE</sub> / T <sub>ISCKC_CE</sub> <sup>(2)</sup> | CE pin setup/hold with respect to CLK (for CE1)                                | 0.39/–0.02  | 0.44/-0.02 | 0.63/-0.02 | 0.63/-0.02 | ns    |
| T <sub>ISCCK_CE2</sub> /<br>T <sub>ISCKC_CE2</sub> (2)       | CE pin setup/hold with respect to CLKDIV (for CE2)                             | -0.12/0.29  | -0.12/0.31 | -0.12/0.35 | -0.12/0.35 | ns    |
| Setup/Hold for Data Lines                                    |                                                                                |             |            |            |            |       |
| T <sub>ISDCK_D</sub> /T <sub>ISCKD_D</sub>                   | D pin setup/hold with respect to CLK                                           | -0.02/0.11  | -0.02/0.12 | -0.02/0.15 | -0.02/0.15 | ns    |
| T <sub>ISDCK_DDLY</sub> /T <sub>ISCKD_DDLY</sub>             | DDLY pin setup/hold with respect to CLK (using IDELAY) <sup>(1)</sup>          | -0.02/0.11  | -0.02/0.12 | -0.02/0.15 | -0.02/0.15 | ns    |
| T <sub>ISDCK_D_DDR</sub> /<br>T <sub>ISCKD_D_DDR</sub>       | D pin setup/hold with respect to CLK at DDR mode                               | -0.02/0.11  | -0.02/0.12 | -0.02/0.15 | -0.02/0.15 | ns    |
| TISDCK_DDLY_DDR/<br>TISCKD_DDLY_DDR                          | D pin setup/hold with respect to CLK at DDR mode (using IDELAY) <sup>(1)</sup> | 0.11/0.11   | 0.12/0.12  | 0.15/0.15  | 0.15/0.15  | ns    |
| Sequential Delays                                            |                                                                                |             |            |            |            |       |
| T <sub>ISCKO_Q</sub>                                         | CLKDIV to out at Q pin                                                         | 0.46        | 0.47       | 0.58       | 0.58       | ns    |
| Propagation Delays                                           |                                                                                |             | •          |            |            |       |
| T <sub>ISDO_DO</sub>                                         | D input to DO output pin                                                       | 0.09        | 0.10       | 0.12       | 0.12       | ns    |

- 1. Recorded at 0 tap value.
- 2.  $T_{ISCCK\_CE2}$  and  $T_{ISCKC\_CE2}$  are reported as  $T_{ISCCK\_CE}/T_{ISCKC\_CE}$  in the timing report.



# **Output Serializer/Deserializer Switching Characteristics**

Table 27: OSERDES Switching Characteristics

| Cumbal                                                      | Description                                   | Speed Grade |            |            |            |       |
|-------------------------------------------------------------|-----------------------------------------------|-------------|------------|------------|------------|-------|
| Symbol                                                      |                                               | -3          | -2/-2L/-2G | -1         | -1M        | Units |
| Setup/Hold                                                  |                                               |             |            |            |            |       |
| T <sub>OSDCK_D</sub> /T <sub>OSCKD_D</sub>                  | D input setup/hold with respect to CLKDIV     | 0.37/0.02   | 0.40/0.02  | 0.55/0.02  | 0.55/0.02  | ns    |
| T <sub>OSDCK_T</sub> /T <sub>OSCKD_T</sub> <sup>(1)</sup>   | T input setup/hold with respect to CLK        | 0.49/-0.15  | 0.56/0.15  | 0.68/-0.15 | 0.68/-0.15 | ns    |
| T <sub>OSDCK_T2</sub> /T <sub>OSCKD_T2</sub> <sup>(1)</sup> | T input setup/hold with respect to CLKDIV     | 0.27/-0.15  | 0.30/-0.15 | 0.34/0.15  | 0.34/0.15  | ns    |
| T <sub>OSCCK_OCE</sub> /T <sub>OSCKC_OCE</sub>              | OCE input setup/hold with respect to CLK      | 0.28/0.03   | 0.29/0.03  | 0.45/0.03  | 0.45/0.03  | ns    |
| T <sub>OSCCK_S</sub>                                        | SR (Reset) input setup with respect to CLKDIV | 0.41        | 0.46       | 0.75       | 0.75       | ns    |
| T <sub>OSCCK_TCE</sub> /T <sub>OSCKC_TCE</sub>              | TCE input setup/hold with respect to CLK      | 0.28/0.01   | 0.30/0.01  | 0.45/0.01  | 0.45/0.01  | ns    |
| Sequential Delays                                           |                                               |             | I          |            | 1          |       |
| T <sub>OSCKO_OQ</sub>                                       | Clock to out from CLK to OQ                   | 0.35        | 0.37       | 0.42       | 0.42       | ns    |
| T <sub>OSCKO_TQ</sub>                                       | Clock to out from CLK to TQ                   | 0.41        | 0.43       | 0.49       | 0.49       | ns    |
| Combinatorial                                               |                                               |             |            |            |            |       |
| T <sub>OSDO_TTQ</sub>                                       | T input to TQ Out                             | 0.73        | 0.81       | 0.97       | 0.97       | ns    |

<sup>1.</sup>  $T_{OSDCK\_T2}$  and  $T_{OSCKD\_T2}$  are reported as  $T_{OSDCK\_T}/T_{OSCKD\_T}$  in the timing report.



# **Input/Output Delay Switching Characteristics**

Table 28: Input/Output Delay Switching Characteristics

| Complete                                                     | Description                                                                                     | Speed Grade |            |                        |           |               |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------------|------------------------|-----------|---------------|
| Symbol                                                       |                                                                                                 | -3          | -2/-2L/-2G | -1                     | -1M       | Units         |
| IDELAYCTRL                                                   |                                                                                                 |             |            |                        |           |               |
| T <sub>DLYCCO_RDY</sub>                                      | Reset to ready for IDELAYCTRL                                                                   | 3.22        | 3.22       | 3.22                   | 3.22      | μs            |
| F <sub>IDELAYCTRL_REF</sub>                                  | Attribute REFCLK frequency = 200.0 <sup>(1)</sup>                                               | 200         | 200        | 200                    | 200       | MHz           |
|                                                              | Attribute REFCLK frequency = 300.0 <sup>(1)</sup>                                               | 300         | 300        | N/A                    | N/A       | MHz           |
|                                                              | Attribute REFCLK frequency = 400.0 <sup>(1)</sup>                                               | 400         | 400        | N/A                    | N/A       | MHz           |
| IDELAYCTRL_REF_PRECISION                                     | REFCLK precision                                                                                | ±10         | ±10        | ±10                    | ±10       | MHz           |
| T <sub>IDELAYCTRL_RPW</sub>                                  | Minimum reset pulse width                                                                       | 52.00       | 52.00      | 52.00                  | 52.00     | ns            |
| IDELAY/ODELAY                                                |                                                                                                 |             |            |                        |           |               |
| T <sub>IDELAYRESOLUTION</sub>                                | IDELAY/ODELAY chain delay resolution                                                            |             | 1/(32 x 2  | 2 x F <sub>REF</sub> ) |           | μs            |
|                                                              | Pattern dependent period jitter in delay chain for clock pattern. <sup>(2)</sup>                | 0           | 0          | 0                      | 0         | ps<br>per tap |
| T <sub>IDELAYPAT_JIT</sub> and<br>T <sub>ODELAYPAT_JIT</sub> | Pattern dependent period jitter in delay chain for random data pattern (PRBS 23) <sup>(3)</sup> | ±5          | ±5         | ±5                     | ±5        | ps<br>per tap |
|                                                              | Pattern dependent period jitter in delay chain for random data pattern (PRBS 23) <sup>(4)</sup> | ±9          | ±9         | ±9                     | ±9        | ps<br>per tap |
| TIDELAY_CLK_MAX/<br>TODELAY_CLK_MAX                          | Maximum frequency of CLK input to IDELAY/ODELAY                                                 | 800         | 800        | 710                    | 710       | MHz           |
| T <sub>IDCCK_CE</sub> / T <sub>IDCKC_CE</sub>                | CE pin setup/hold with respect to C for IDELAY                                                  | 0.11/0.10   | 0.14/0.12  | 0.18/0.14              | 0.18/0.14 | ns            |
| T <sub>ODCCK_CE</sub> / T <sub>ODCKC_CE</sub>                | CE pin setup/hold with respect to C for ODELAY                                                  | 0.14/0.03   | 0.16/0.04  | 0.19/0.05              | 0.19/0.05 | ns            |
| TIDCCK_INC/ TIDCKC_INC                                       | INC pin setup/hold with respect to C for IDELAY                                                 | 0.10/0.14   | 0.12/0.16  | 0.14/0.20              | 0.14/0.20 | ns            |
| TODCCK_INC/ TODCKC_INC                                       | INC pin setup/hold with respect to C for ODELAY                                                 | 0.10/0.07   | 0.12/0.08  | 0.13/0.09              | 0.13/0.09 | ns            |
| T <sub>IDCCK_RST</sub> / T <sub>IDCKC_RST</sub>              | RST pin setup/hold with respect to C for IDELAY                                                 | 0.13/0.08   | 0.14/0.10  | 0.16/0.12              | 0.16/0.12 | ns            |
| T <sub>ODCCK_RST</sub> / T <sub>ODCKC_RST</sub>              | RST pin setup/hold with respect to C for ODELAY                                                 | 0.16/0.04   | 0.19/0.06  | 0.24/0.08              | 0.24/0.08 | ns            |
| T <sub>IDDO_IDATAIN</sub>                                    | Propagation delay through IDELAY                                                                | Note 5      | Note 5     | Note 5                 | Note 5    | ps            |
| T <sub>ODDO_ODATAIN</sub>                                    | Propagation delay through ODELAY                                                                | Note 5      | Note 5     | Note 5                 | Note 5    | ps            |

- 1. Average tap delay at 200 MHz = 78 ps, at 300 MHz = 52 ps, and at 400 MHz = 39 ps.
- 2. When HIGH\_PERFORMANCE mode is set to TRUE or FALSE.
- 3. When HIGH\_PERFORMANCE mode is set to TRUE.
- 4. When HIGH\_PERFORMANCE mode is set to FALSE.
- 5. Delay depends on IDELAY/ODELAY tap setting. See the timing report for actual values.



Table 29: IO\_FIFO Switching Characteristics

| Compleal                                           | Description            |            | Speed Grade |            |           |       |  |
|----------------------------------------------------|------------------------|------------|-------------|------------|-----------|-------|--|
| Symbol                                             |                        | -3         | -2/-2L/-2G  | -1         | -1M       | Units |  |
| IO_FIFO Clock to Out Delays                        |                        |            |             |            |           |       |  |
| T <sub>OFFCKO_DO</sub>                             | RDCLK to Q outputs     | 0.51       | 0.56        | 0.63       | 0.63      | ns    |  |
| T <sub>CKO_FLAGS</sub>                             | Clock to IO_FIFO flags | 0.59       | 0.62        | 0.81       | 0.81      | ns    |  |
| Setup/Hold                                         |                        |            |             |            |           |       |  |
| T <sub>CCK_D</sub> /T <sub>CKC_D</sub>             | D inputs to WRCLK      | 0.43/-0.01 | 0.47/-0.01  | 0.53/-0.01 | 0.53/0.09 | ns    |  |
| T <sub>IFFCCK_WREN</sub> /T <sub>IFFCKC_WREN</sub> | WREN to WRCLK          | 0.39/-0.01 | 0.43/-0.01  | 0.50/-0.01 | 0.50/0.01 | ns    |  |
| T <sub>OFFCCK_RDEN</sub> /T <sub>OFFCKC_RDEN</sub> | RDEN to RDCLK          | 0.49/0.01  | 0.53/0.02   | 0.61/0.02  | 0.61/0.02 | ns    |  |
| Minimum Pulse Width                                |                        | ,          |             | ı          | l         |       |  |
| T <sub>PWH_IO_FIFO</sub>                           | RESET, RDCLK, WRCLK    | 0.81       | 0.92        | 1.08       | 1.08      | ns    |  |
| T <sub>PWL_IO_FIFO</sub>                           | RESET, RDCLK, WRCLK    | 0.81       | 0.92        | 1.08       | 1.08      | ns    |  |
| Maximum Frequency                                  | ·                      |            |             |            |           |       |  |
| F <sub>MAX</sub>                                   | RDCLK and WRCLK        | 533.05     | 470.37      | 400.00     | 400.00    | MHz   |  |



# **CLB Switching Characteristics**

Table 30: CLB Switching Characteristics

| Oh a l                                       | Description                                                                    |           | l lucito.  |           |           |         |
|----------------------------------------------|--------------------------------------------------------------------------------|-----------|------------|-----------|-----------|---------|
| Symbol                                       | Description                                                                    | -3        | -2/-2L/-2G | -1        | -1 M      | Units   |
| Combinatorial Delays                         |                                                                                |           |            |           |           |         |
| T <sub>ILO</sub>                             | An – Dn LUT address to A                                                       | 0.05      | 0.05       | 0.06      | 0.06      | ns, Max |
| T <sub>ILO_2</sub>                           | An – Dn LUT address to AMUX/CMUX                                               | 0.15      | 0.16       | 0.19      | 0.19      | ns, Max |
| T <sub>ILO_3</sub>                           | An – Dn LUT address to BMUX_A                                                  | 0.24      | 0.25       | 0.30      | 0.30      | ns, Max |
| T <sub>ITO</sub>                             | An – Dn inputs to A – D Q outputs                                              | 0.58      | 0.61       | 0.74      | 0.74      | ns, Max |
| T <sub>AXA</sub>                             | AX inputs to AMUX output                                                       | 0.38      | 0.40       | 0.49      | 0.49      | ns, Max |
| T <sub>AXB</sub>                             | AX inputs to BMUX output                                                       | 0.40      | 0.42       | 0.52      | 0.52      | ns, Max |
| T <sub>AXC</sub>                             | AX inputs to CMUX output                                                       | 0.39      | 0.41       | 0.50      | 0.50      | ns, Max |
| T <sub>AXD</sub>                             | AX inputs to DMUX output                                                       | 0.43      | 0.44       | 0.52      | 0.52      | ns, Max |
| T <sub>BXB</sub>                             | BX inputs to BMUX output                                                       | 0.31      | 0.33       | 0.40      | 0.40      | ns, Max |
| T <sub>BXD</sub>                             | BX inputs to DMUX output                                                       | 0.38      | 0.39       | 0.47      | 0.47      | ns, Max |
| T <sub>CXC</sub>                             | CX inputs to CMUX output                                                       | 0.27      | 0.28       | 0.34      | 0.34      | ns, Max |
| T <sub>CXD</sub>                             | CX inputs to DMUX output                                                       | 0.33      | 0.34       | 0.41      | 0.41      | ns, Max |
| T <sub>DXD</sub>                             | DX inputs to DMUX output                                                       | 0.32      | 0.33       | 0.40      | 0.40      | ns, Max |
| Sequential Delays                            |                                                                                | 1         | l .        | I .       | I .       |         |
| T <sub>CKO</sub>                             | Clock to AQ – DQ outputs                                                       | 0.26      | 0.27       | 0.32      | 0.32      | ns, Max |
| T <sub>SHCKO</sub>                           | Clock to AMUX – DMUX outputs                                                   | 0.32      | 0.32       | 0.39      | 0.39      | ns, Max |
| Setup and Hold Times                         | of CLB Flip-Flops Before/After Clock CLK                                       | 1         | l .        | I .       | I .       |         |
| T <sub>AS</sub> /T <sub>AH</sub>             | A <sub>N</sub> – D <sub>N</sub> input to CLK on A – D flip-flops               | 0.01/0.12 | 0.02/0.13  | 0.03/0.18 | 0.03/0.24 | ns, Min |
| T <sub>DICK</sub> /T <sub>CKDI</sub>         | A <sub>X</sub> – D <sub>X</sub> input to CLK on A – D flip-flops               | 0.04/0.14 | 0.04/0.14  | 0.05/0.20 | 0.05/0.26 | ns, Min |
|                                              | $A_X - D_X$ input through MUXs and/or carry logic to CLK on $A - D$ flip-flops | 0.36/0.10 | 0.37/0.11  | 0.46/0.16 | 0.46/0.22 | ns, Min |
| T <sub>CECK_CLB</sub> /T <sub>CKCE_CLB</sub> | CE input to CLK on A – D flip-flops                                            | 0.19/0.05 | 0.20/0.05  | 0.25/0.05 | 0.25/0.11 | ns, Min |
| T <sub>SRCK</sub> /T <sub>CKSR</sub>         | SR input to CLK on A - D flip-flops                                            | 0.30/0.05 | 0.31/0.07  | 0.37/0.09 | 0.37/0.22 | ns, Min |
| Set/Reset                                    |                                                                                |           | •          | •         | •         |         |
| T <sub>SRMIN</sub>                           | SR input minimum pulse width                                                   | 0.52      | 0.78       | 1.04      | 1.04      | ns, Min |
| T <sub>RQ</sub>                              | Delay from SR input to AQ – DQ flip-flops                                      | 0.38      | 0.38       | 0.46      | 0.46      | ns, Max |
| T <sub>CEO</sub>                             | Delay from CE input to AQ - DQ flip-flops                                      | 0.34      | 0.35       | 0.43      | 0.43      | ns, Max |
| F <sub>TOG</sub>                             | Toggle frequency (for export control)                                          | 1818      | 1818       | 1818      | 1818      | MHz     |



# **CLB Distributed RAM Switching Characteristics (SLICEM Only)**

Table 31: CLB Distributed RAM Switching Characteristics

| Symbol                                         | Description                                                |           | Units      |           |           |         |
|------------------------------------------------|------------------------------------------------------------|-----------|------------|-----------|-----------|---------|
|                                                |                                                            | -3        | -2/-2L/-2G | -1        | -1 M      | Units   |
| Sequential Delays                              |                                                            |           |            |           |           |         |
| T <sub>SHCKO</sub> <sup>(1)</sup>              | Clock to A – B outputs                                     | 0.68      | 0.70       | 0.85      | 0.85      | ns, Max |
| T <sub>SHCKO_1</sub>                           | Clock to AMUX – BMUX outputs                               | 0.91      | 0.95       | 1.15      | 1.15      | ns, Max |
| Setup and Hold Times Bef                       | ore/After Clock CLK                                        |           |            |           |           |         |
| T <sub>DS_LRAM</sub> /T <sub>DH_LRAM</sub>     | A – D inputs to CLK                                        | 0.45/0.23 | 0.45/0.24  | 0.54/0.27 | 0.54/0.28 | ns, Min |
| T <sub>AS_LRAM</sub> /T <sub>AH_LRAM</sub>     | Address An inputs to clock                                 | 0.13/0.50 | 0.14/0.50  | 0.17/0.58 | 0.17/0.61 | ns, Min |
|                                                | Address An inputs through MUXs and/or carry logic to clock | 0.40/0.16 | 0.42/0.17  | 0.52/0.23 | 0.52/0.29 | ns, Min |
| T <sub>WS_LRAM</sub> /T <sub>WH_LRAM</sub>     | WE input to clock                                          | 0.29/0.09 | 0.30/0.09  | 0.36/0.09 | 0.36/0.11 | ns, Min |
| T <sub>CECK_LRAM</sub> /T <sub>CKCE_LRAM</sub> | CE input to CLK                                            | 0.29/0.09 | 0.30/0.09  | 0.37/0.09 | 0.37/0.11 | ns, Min |
| Clock CLK                                      |                                                            |           |            |           |           |         |
| T <sub>MPW</sub>                               | Minimum pulse width                                        | 0.68      | 0.77       | 0.91      | 0.91      | ns, Min |
| T <sub>MCP</sub>                               | Minimum clock period                                       | 1.35      | 1.54       | 1.82      | 1.82      | ns, Min |

#### Notes:

# **CLB Shift Register Switching Characteristics (SLICEM Only)**

Table 32: CLB Shift Register Switching Characteristics

| Symbol                                             | Description                         |           | Units      |           |           |         |
|----------------------------------------------------|-------------------------------------|-----------|------------|-----------|-----------|---------|
| Symbol                                             |                                     | -3        | -2/-2L/-2G | -1        | -1 M      | Units   |
| Sequential Delays                                  |                                     |           |            |           |           |         |
| T <sub>REG</sub>                                   | Clock to A – D outputs              | 0.96      | 0.98       | 1.20      | 1.20      | ns, Max |
| T <sub>REG_MUX</sub>                               | Clock to AMUX – DMUX output         | 1.19      | 1.23       | 1.50      | 1.50      | ns, Max |
| T <sub>REG_M31</sub>                               | Clock to DMUX output via M31 output | 0.89      | 0.91       | 1.10      | 1.10      | ns, Max |
| Setup and Hold Times Before                        | After Clock CLK                     |           |            |           |           |         |
| T <sub>WS_SHFREG</sub> /T <sub>WH_SHFREG</sub>     | WE input                            | 0.26/0.09 | 0.27/0.09  | 0.33/0.09 | 0.33/0.11 | ns, Min |
| T <sub>CECK_SHFREG</sub> /T <sub>CKCE_SHFREG</sub> | CE input to CLK                     | 0.27/0.09 | 0.28/0.09  | 0.33/0.09 | 0.33/0.11 | ns, Min |
| T <sub>DS_SHFREG</sub> /T <sub>DH_SHFREG</sub>     | A – D inputs to CLK                 | 0.28/0.26 | 0.28/0.26  | 0.33/0.30 | 0.33/0.36 | ns, Min |
| Clock CLK                                          |                                     |           |            |           |           |         |
| T <sub>MPW_SHFREG</sub>                            | Minimum pulse width                 | 0.55      | 0.65       | 0.78      | 0.78      | ns, Min |

T<sub>SHCKO</sub> also represents the CLK to XMUX output. Refer to the timing report for the CLK to XMUX path.



# **Block RAM and FIFO Switching Characteristics**

Table 33: Block RAM and FIFO Switching Characteristics

|                                                                     | Description                                                                                             |           |            |           |           |         |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------|------------|-----------|-----------|---------|
| Symbol                                                              | Description                                                                                             | -3        | -2/-2L/-2G | -1        | -1M       | Units   |
| Block RAM and FIFO Clock-to                                         | -Out Delays                                                                                             |           |            |           |           |         |
| T <sub>RCKO_DO</sub> and<br>T <sub>RCKO_DO_REG</sub> <sup>(1)</sup> | Clock CLK to DOUT output (without output register) <sup>(2)(3)</sup>                                    | 1.57      | 1.80       | 2.08      | 2.08      | ns, Max |
|                                                                     | Clock CLK to DOUT output (with output register) <sup>(4)(5)</sup>                                       | 0.54      | 0.63       | 0.75      | 0.75      | ns, Max |
| T <sub>RCKO_DO_ECC</sub> and T <sub>RCKO_DO_ECC_REG</sub>           | Clock CLK to DOUT output with ECC (without output register) <sup>(2)(3)</sup>                           | 2.35      | 2.58       | 3.26      | 3.26      | ns, Max |
|                                                                     | Clock CLK to DOUT output with ECC (with output register) <sup>(4)(5)</sup>                              | 0.62      | 0.69       | 0.80      | 0.80      | ns, Max |
| T <sub>RCKO_DO_CASCOUT</sub> and T <sub>RCKO_DO_CASCOUT_REG</sub>   | Clock CLK to DOUT output with Cascade (without output register) <sup>(2)</sup>                          | 2.21      | 2.45       | 2.80      | 2.80      | ns, Max |
|                                                                     | Clock CLK to DOUT output with Cascade (with output register) <sup>(4)</sup>                             | 0.98      | 1.08       | 1.24      | 1.24      | ns, Max |
| T <sub>RCKO_FLAGS</sub>                                             | Clock CLK to FIFO flags outputs <sup>(6)</sup>                                                          | 0.65      | 0.74       | 0.89      | 0.89      | ns, Max |
| T <sub>RCKO_POINTERS</sub>                                          | Clock CLK to FIFO pointers outputs <sup>(7)</sup>                                                       | 0.79      | 0.87       | 0.98      | 0.98      | ns, Max |
| T <sub>RCKO_PARITY_ECC</sub>                                        | Clock CLK to ECCPARITY in ECC encode only mode                                                          | 0.66      | 0.72       | 0.80      | 0.80      | ns, Max |
| T <sub>RCKO_SDBIT_ECC</sub> and T <sub>RCKO_SDBIT_ECC_REG</sub>     | Clock CLK to BITERR (without output register)                                                           | 2.17      | 2.38       | 3.01      | 3.01      | ns, Max |
|                                                                     | Clock CLK to BITERR (with output register)                                                              | 0.57      | 0.65       | 0.76      | 0.76      | ns, Max |
| T <sub>RCKO_RDADDR_ECC</sub> and T <sub>RCKO_RDADDR_ECC_REG</sub>   | Clock CLK to RDADDR output with ECC (without output register)                                           | 0.64      | 0.74       | 0.90      | 0.90      | ns, Max |
|                                                                     | Clock CLK to RDADDR output with ECC (with output register)                                              | 0.71      | 0.79       | 0.92      | 0.92      | ns, Max |
| Setup and Hold Times Before                                         | After Clock CLK                                                                                         | 1         | II.        | I .       | 1         | 1       |
| T <sub>RCCK_ADDRA</sub> /T <sub>RCKC_ADDRA</sub>                    | ADDR inputs <sup>(8)</sup>                                                                              | 0.38/0.27 | 0.42/0.28  | 0.48/0.31 | 0.48/0.38 | ns, Min |
| T <sub>RDCK_DI_WF_NC</sub> /<br>T <sub>RCKD_DI_WF_NC</sub>          | Data input setup/hold time when block RAM is configured in WRITE_FIRST or NO_CHANGE mode <sup>(9)</sup> | 0.49/0.51 | 0.55/0.53  | 0.63/0.57 | 0.63/0.57 | ns, Min |
| T <sub>RDCK_DI_RF</sub> /T <sub>RCKD_DI_RF</sub>                    | Data input setup/hold time when block RAM is configured in READ_FIRST mode <sup>(9)</sup>               | 0.17/0.25 | 0.19/0.29  | 0.21/0.35 | 0.21/0.35 | ns, Min |
| T <sub>RDCK_DI_ECC</sub> /T <sub>RCKD_DI_ECC</sub>                  | DIN inputs with block RAM ECC in standard mode <sup>(9)</sup>                                           | 0.42/0.37 | 0.47/0.39  | 0.53/0.43 | 0.53/0.58 | ns, Min |
| T <sub>RDCK_DI_ECCW</sub> /T <sub>RCKD_DI_ECCW</sub>                | DIN inputs with block RAM ECC encode only <sup>(9)</sup>                                                | 0.79/0.37 | 0.87/0.39  | 0.99/0.43 | 0.99/0.58 | ns, Min |
| T <sub>RDCK_DI_ECC_FIFO</sub> /<br>T <sub>RCKD_DI_ECC_FIFO</sub>    | DIN inputs with FIFO ECC in standard mode <sup>(9)</sup>                                                | 0.89/0.47 | 0.98/0.50  | 1.12/0.54 | 1.12/0.69 | ns, Min |
| T <sub>RCCK_INJECTBITERR</sub> / T <sub>RCKC_INJECTBITERR</sub>     | Inject single/double bit error in ECC mode                                                              | 0.49/0.30 | 0.55/0.31  | 0.63/0.34 | 0.63/0.43 | ns, Min |
| T <sub>RCCK_EN</sub> /T <sub>RCKC_EN</sub>                          | Block RAM Enable (EN) input                                                                             | 0.30/0.17 | 0.33/0.18  | 0.38/0.20 | 0.38/0.32 | ns, Min |
| T <sub>RCCK_REGCE</sub> /T <sub>RCKC_REGCE</sub>                    | CE input of output register                                                                             | 0.21/0.13 | 0.25/0.13  | 0.31/0.14 | 0.31/0.19 | ns, Min |
| T <sub>RCCK_RSTREG</sub> /T <sub>RCKC_RSTREG</sub>                  | Synchronous RSTREG input                                                                                | 0.25/0.06 | 0.27/0.06  | 0.29/0.06 | 0.29/0.14 | ns, Min |
| T <sub>RCCK_RSTRAM</sub> /T <sub>RCKC_RSTRAM</sub>                  | Synchronous RSTRAM input                                                                                | 0.27/0.35 | 0.29/0.37  | 0.31/0.39 | 0.31/0.39 | ns, Min |
| T <sub>RCCK_WEA</sub> /T <sub>RCKC_WEA</sub>                        | Write Enable (WE) input (Block RAM only)                                                                | 0.38/0.15 | 0.41/0.16  | 0.46/0.17 | 0.46/0.29 | ns, Min |



Table 33: Block RAM and FIFO Switching Characteristics (Cont'd)

| Complete                                       | Description                                                                                                                                          |            | Units      |            |            |         |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|---------|
| Symbol                                         |                                                                                                                                                      | -3         | -2/-2L/-2G | -1         | -1M        | Units   |
| T <sub>RCCK_WREN</sub> /T <sub>RCKC_WREN</sub> | WREN FIFO inputs                                                                                                                                     | 0.39/0.25  | 0.39/0.30  | 0.40/0.37  | 0.40/0.49  | ns, Min |
| T <sub>RCCK_RDEN</sub> /T <sub>RCKC_RDEN</sub> | RDEN FIFO inputs                                                                                                                                     | 0.36/0.26  | 0.36/0.30  | 0.37/0.37  | 0.37/0.49  | ns, Min |
| Reset Delays                                   |                                                                                                                                                      | •          |            | 11         |            |         |
| T <sub>RCO_FLAGS</sub>                         | Reset RST to FIFO flags/pointers <sup>(10)</sup>                                                                                                     | 0.76       | 0.83       | 0.93       | 0.93       | ns, Max |
| T <sub>RREC_RST</sub> /T <sub>RREM_RST</sub>   | FIFO reset recovery and removal timing <sup>(11)</sup>                                                                                               | 1.59/-0.68 | 1.76/-0.68 | 2.01/-0.68 | 2.01/-0.68 | ns, Max |
| Maximum Frequency                              |                                                                                                                                                      | •          |            | 11         |            |         |
| F <sub>MAX_BRAM_WF_NC</sub>                    | Block RAM<br>(Write first and No change modes)<br>When not in SDP RF mode                                                                            | 601.32     | 543.77     | 458.09     | 458.09     | MHz     |
| F <sub>MAX_BRAM_RF_PERFORMANCE</sub>           | Block RAM<br>(Read first, Performance mode)<br>When in SDP RF mode but no address<br>overlap between port A and port B                               | 601.32     | 543.77     | 458.09     | 458.09     | MHz     |
| F <sub>MAX_BRAM_RF_DELAYED_WRITE</sub>         | Block RAM (Read first, Delayed_write mode) When in SDP RF mode and there is possibility of overlap between port A and port B addresses               | 528.26     | 477.33     | 400.80     | 400.80     | MHz     |
| F <sub>MAX_CAS_WF_NC</sub>                     | Block RAM Cascade<br>(Write first, No change mode)<br>When cascade but not in RF mode                                                                | 551.27     | 493.83     | 408.00     | 408.00     | MHz     |
| F <sub>MAX_CAS_RF_PERFORMANCE</sub>            | Block RAM Cascade<br>(Read first, Performance mode)<br>When in cascade with RF mode and no<br>possibility of address overlap/one port is<br>disabled | 551.27     | 493.83     | 408.00     | 408.00     | MHz     |
| F <sub>MAX_CAS_RF_DELAYED_WRITE</sub>          | When in cascade RF mode and there is a possibility of address overlap between port A and port B                                                      | 478.24     | 427.35     | 350.88     | 350.88     | MHz     |
| F <sub>MAX_FIFO</sub>                          | FIFO in all modes without ECC                                                                                                                        | 601.32     | 543.77     | 458.09     | 458.09     | MHz     |
| F <sub>MAX_ECC</sub>                           | Block RAM and FIFO in ECC configuration                                                                                                              | 484.26     | 430.85     | 351.12     | 351.12     | MHz     |

- 1. The timing report shows all of these parameters as  $T_{\mbox{RCKO\_DO}}$ .
- 2. T<sub>RCKO\_DOR</sub> includes T<sub>RCKO\_DOW</sub>, T<sub>RCKO\_DOPR</sub>, and T<sub>RCKO\_DOPW</sub> as well as the B port equivalent timing parameters.
- 3. These parameters also apply to synchronous FIFO with DO\_REG = 0.
- 4.  $T_{RCKO\_DO}$  includes  $T_{RCKO\_DOP}$  as well as the B port equivalent timing parameters.
- 5. These parameters also apply to multirate (asynchronous) and synchronous FIFO with DO\_REG = 1.
- $\textbf{6.} \quad \mathsf{T}_{\mathsf{RCKO\_FLAGS}} \text{ includes the following parameters: } \mathsf{T}_{\mathsf{RCKO\_AEMPTY}}, \mathsf{T}_{\mathsf{RCKO\_AFULL}}, \mathsf{T}_{\mathsf{RCKO\_EMPTY}}, \mathsf{T}_{\mathsf{RCKO\_FULL}}, \mathsf{T}_{\mathsf{RCKO\_RDERR}}, \mathsf{T}_{\mathsf{RCKO\_WRERR}}, \mathsf{T}_{\mathsf{RCKO\_WRER$
- 7. T<sub>RCKO\_POINTERS</sub> includes both T<sub>RCKO\_RDCOUNT</sub> and T<sub>RCKO\_WRCOUNT</sub>.
- 8. The ADDR setup and hold must be met when EN is asserted (even when WE is deasserted). Otherwise, block RAM data corruption is possible.
- 9. These parameters include both A and B inputs as well as the parity inputs of A and B.
- 10. T<sub>RCO\_FLAGS</sub> includes the following flags: AEMPTY, AFULL, EMPTY, FULL, RDERR, WRERR, RDCOUNT, and WRCOUNT.
- 11. RDEN and WREN must be held Low prior to and during reset. The FIFO reset must be asserted for at least five positive clock edges of the slowest clock (WRCLK or RDCLK).



# **DSP48E1 Switching Characteristics**

Table 34: DSP48E1 Switching Characteristics

| Symbol                                                                  | Description                                         |            | Speed      | Grade      |            | Units  |
|-------------------------------------------------------------------------|-----------------------------------------------------|------------|------------|------------|------------|--------|
| Symbol                                                                  | Description                                         | -3         | -2/-2L/-2G | -1         | -1M        | Uiilis |
| Setup and Hold Times of Data/Control Pins                               | to the Input Register Clock                         |            |            |            |            |        |
| T <sub>DSPDCK_A_AREG</sub> /T <sub>DSPCKD_A_AREG</sub>                  | A input to A register CLK                           | 0.24/0.12  | 0.27/0.14  | 0.31/0.16  | 0.33/0.18  | ns     |
| T <sub>DSPDCK_B_BREG</sub> /T <sub>DSPCKD_B_BREG</sub>                  | B input to B register CLK                           | 0.28/0.13  | 0.32/0.14  | 0.39/0.15  | 0.41/0.18  | ns     |
| T <sub>DSPDCK_C_CREG</sub> /T <sub>DSPCKD_C_CREG</sub>                  | C input to C register CLK                           | 0.15/0.15  | 0.17/0.17  | 0.20/0.20  | 0.20/0.22  | ns     |
| T <sub>DSPDCK_D_DREG</sub> /T <sub>DSPCKD_D_DREG</sub>                  | D input to D register CLK                           | 0.21/0.19  | 0.27/0.22  | 0.35/0.26  | 0.35/0.27  | ns     |
| T <sub>DSPDCK_ACIN_AREG</sub> /T <sub>DSPCKD_ACIN_AREG</sub>            | ACIN input to A register CLK                        | 0.21/0.12  | 0.24/0.14  | 0.27/0.16  | 0.30/0.16  | ns     |
| T <sub>DSPDCK_BCIN_BREG</sub> /T <sub>DSPCKD_BCIN_BREG</sub>            | BCIN input to B register CLK                        | 0.22/0.13  | 0.25/0.14  | 0.30/0.15  | 0.32/0.15  | ns     |
| Setup and Hold Times of Data Pins to the F                              | Pipeline Register Clock                             | ll .       | 1          | l .        | l .        | .1     |
| TDSPDCK_{A, B}_MREG_MULT/ TDSPCKD_{A, B}_MREG_MULT                      | {A, B} input to M register CLK using multiplier     | 2.04/-0.01 | 2.34/-0.01 | 2.79/–0.01 | 2.79/-0.01 | ns     |
| T <sub>DSPDCK_{A, D}_ADREG</sub> /<br>T <sub>DSPCKD_{A, D}_ADREG</sub>  | {A, D} input to AD register CLK                     | 1.09/-0.02 | 1.25/-0.02 | 1.49/-0.02 | 1.49/-0.02 | ns     |
| Setup and Hold Times of Data/Control Pins                               | to the Output Register Clock                        |            | I          |            |            | .1     |
| TDSPDCK_{A, B}_PREG_MULT/ TDSPCKD_{A, B}_PREG_MULT                      | {A, B,} input to P register CLK using multiplier    | 3.41/-0.24 | 3.90/-0.24 | 4.64/-0.24 | 4.64/-0.24 | ns     |
| TDSPDCK_D_PREG_MULT/<br>TDSPCKD_D_PREG_MULT                             | D input to P register CLK using multiplier          | 3.33/-0.62 | 3.81/-0.62 | 4.53/-0.62 | 4.53/-0.62 | ns     |
| TDSPDCK_{A, B} _PREG/<br>TDSPCKD_{A, B} _PREG                           | A or B input to P register CLK not using multiplier | 1.47/-0.24 | 1.68/-0.24 | 2.00/-0.24 | 2.00/-0.24 | ns     |
| T <sub>DSPDCK_C_PREG</sub> /<br>T <sub>DSPCKD_C_PREG</sub>              | C input to P register CLK not using multiplier      | 1.30/-0.22 | 1.49/-0.22 | 1.78/-0.22 | 1.78/-0.22 | ns     |
| TDSPDCK_PCIN_PREG/<br>TDSPCKD_PCIN_PREG                                 | PCIN input to P register CLK                        | 1.12/-0.13 | 1.28/-0.13 | 1.52/-0.13 | 1.52/-0.13 | ns     |
| Setup and Hold Times of the CE Pins                                     |                                                     |            |            |            |            |        |
| TDSPDCK_{CEA;CEB}_{AREG;BREG}/ TDSPCKD_{CEA;CEB}_{AREG;BREG}            | {CEA; CEB} input to {A; B} register CLK             | 0.30/0.05  | 0.36/0.06  | 0.44/0.09  | 0.44/0.09  | ns     |
| T <sub>DSPDCK_CEC_CREG</sub> /T <sub>DSPCKD_CEC_CREG</sub>              | CEC input to C register CLK                         | 0.24/0.08  | 0.29/0.09  | 0.36/0.11  | 0.36/0.11  | ns     |
| T <sub>DSPDCK_CED_DREG</sub> /T <sub>DSPCKD_CED_DREG</sub>              | CED input to D register CLK                         | 0.31/-0.02 | 0.36/-0.02 | 0.44/-0.02 | 0.44/0.02  | ns     |
| T <sub>DSPDCK_CEM_MREG</sub> /T <sub>DSPCKD_CEM_MREG</sub>              | CEM input to M register CLK                         | 0.26/0.15  | 0.29/0.17  | 0.33/0.20  | 0.33/0.20  | ns     |
| T <sub>DSPDCK_CEP_PREG</sub> / T <sub>DSPCKD_CEP_PREG</sub>             | CEP input to P register CLK                         | 0.31/0.01  | 0.36/0.01  | 0.45/0.01  | 0.45/0.01  | ns     |
| Setup and Hold Times of the RST Pins                                    |                                                     |            |            |            |            |        |
| TDSPDCK_{RSTA; RSTB}_{AREG; BREG}/<br>TDSPCKD_{RSTA; RSTB}_{AREG; BREG} | {RSTA, RSTB} input to {A, B} register CLK           | 0.34/0.10  | 0.39/0.11  | 0.47/0.13  | 0.47/0.14  | ns     |
| TDSPDCK_RSTC_CREG/TDSPCKD_RSTC_CREG                                     | RSTC input to C register CLK                        | 0.06/0.22  | 0.07/0.24  | 0.08/0.26  | 0.08/0.26  | ns     |
| T <sub>DSPDCK_RSTD_DREG</sub> /T <sub>DSPCKD_RSTD_DREG</sub>            | RSTD input to D register CLK                        | 0.37/0.06  | 0.42/0.06  | 0.50/0.07  | 0.50/0.07  | ns     |
| TDSPDCK_RSTM_MREG/TDSPCKD_RSTM_MREG                                     | RSTM input to M register CLK                        | 0.18/0.18  | 0.20/0.21  | 0.23/0.24  | 0.23/0.24  | ns     |
| T <sub>DSPDCK_RSTP_PREG</sub> /T <sub>DSPCKD_RSTP_PREG</sub>            | RSTP input to P register CLK                        | 0.24/0.01  | 0.26/0.01  | 0.30/0.01  | 0.30/0.11  | ns     |
| Combinatorial Delays from Input Pins to O                               | utput Pins                                          | II.        | II.        | L          | L          | 1      |
| T <sub>DSPDO_A_CARRYOUT_MULT</sub>                                      | A input to CARRYOUT output using multiplier         | 3.21       | 3.69       | 4.39       | 4.39       | ns     |
| T <sub>DSPDO_D_P_MULT</sub>                                             | D input to P output using multiplier                | 3.15       | 3.61       | 4.30       | 4.30       | ns     |



Table 34: DSP48E1 Switching Characteristics (Cont'd)

| Symbol                                      | Description                                              | Speed Grade |            |      |      |       |  |
|---------------------------------------------|----------------------------------------------------------|-------------|------------|------|------|-------|--|
| Symbol                                      | Description                                              | -3          | -2/-2L/-2G | -1   | -1M  | Units |  |
| T <sub>DSPDO_A_P</sub>                      | A input to P output not using multiplier                 | 1.30        | 1.48       | 1.76 | 1.76 | ns    |  |
| T <sub>DSPDO_C_P</sub>                      | C input to P output                                      | 1.13        | 1.30       | 1.55 | 1.55 | ns    |  |
| Combinatorial Delays from Input Pins to     | Cascading Output Pins                                    |             | ·          |      |      |       |  |
| T <sub>DSPDO_{A; B}_{ACOUT; BCOUT}</sub>    | {A, B} input to {ACOUT, BCOUT} output                    | 0.47        | 0.53       | 0.63 | 0.63 | ns    |  |
| T <sub>DSPDO_{A, B}_CARRYCASCOUT_MULT</sub> | {A, B} input to CARRYCASCOUT output using multiplier     | 3.44        | 3.94       | 4.69 | 4.69 | ns    |  |
| T <sub>DSPDO_D_CARRYCASCOUT_MULT</sub>      | D input to CARRYCASCOUT output using multiplier          | 3.36        | 3.85       | 4.58 | 4.58 | ns    |  |
| T <sub>DSPDO_{A, B}_CARRYCASCOUT</sub>      | {A, B} input to CARRYCASCOUT output not using multiplier | 1.50        | 1.72       | 2.04 | 2.04 | ns    |  |
| T <sub>DSPDO_C_CARRYCASCOUT</sub>           | C input to CARRYCASCOUT output                           | 1.34        | 1.53       | 1.83 | 1.83 | ns    |  |
| Combinatorial Delays from Cascading Ir      | put Pins to All Output Pins                              |             |            |      |      |       |  |
| T <sub>DSPDO_ACIN_P_MULT</sub>              | ACIN input to P output using multiplier                  | 3.09        | 3.55       | 4.24 | 4.24 | ns    |  |
| T <sub>DSPDO_ACIN_P</sub>                   | ACIN input to P output not using multiplier              | 1.16        | 1.33       | 1.59 | 1.59 | ns    |  |
| T <sub>DSPDO_ACIN_ACOUT</sub>               | ACIN input to ACOUT output                               | 0.32        | 0.37       | 0.45 | 0.45 | ns    |  |
| T <sub>DSPDO_</sub> ACIN_CARRYCASCOUT_MULT  | ACIN input to CARRYCASCOUT output using multiplier       | 3.30        | 3.79       | 4.52 | 4.52 | ns    |  |
| T <sub>DSPDO_</sub> ACIN_CARRYCASCOUT       | ACIN input to CARRYCASCOUT output not using multiplier   | 1.37        | 1.57       | 1.87 | 1.87 | ns    |  |
| T <sub>DSPDO_PCIN_P</sub>                   | PCIN input to P output                                   | 0.94        | 1.08       | 1.29 | 1.29 | ns    |  |
| T <sub>DSPDO_PCIN_CARRYCASCOUT</sub>        | PCIN input to CARRYCASCOUT output                        | 1.15        | 1.32       | 1.57 | 1.57 | ns    |  |
| Clock to Outs from Output Register Clock    | ck to Output Pins                                        |             |            |      |      |       |  |
| T <sub>DSPCKO_P_PREG</sub>                  | CLK PREG to P output                                     | 0.33        | 0.35       | 0.39 | 0.39 | ns    |  |
| T <sub>DSPCKO_CARRYCASCOUT_PREG</sub>       | CLK PREG to CARRYCASCOUT output                          | 0.44        | 0.50       | 0.59 | 0.59 | ns    |  |
| Clock to Outs from Pipeline Register Clo    | ock to Output Pins                                       |             |            |      | 1    |       |  |
| T <sub>DSPCKO_P_MREG</sub>                  | CLK MREG to P output                                     | 1.42        | 1.64       | 1.96 | 1.96 | ns    |  |
| T <sub>DSPCKO_CARRYCASCOUT_MREG</sub>       | CLK MREG to CARRYCASCOUT output                          | 1.63        | 1.87       | 2.24 | 2.24 | ns    |  |
| T <sub>DSPCKO_P_ADREG_MULT</sub>            | CLK ADREG to P output using multiplier                   | 2.30        | 2.63       | 3.13 | 3.13 | ns    |  |
| T <sub>DSPCKO_CARRYCASCOUT_ADREG_MULT</sub> | CLK ADREG to CARRYCASCOUT output using multiplier        | 2.51        | 2.87       | 3.41 | 3.41 | ns    |  |



Table 34: DSP48E1 Switching Characteristics (Cont'd)

| C. mak al                                   | December                                                           |        | Speed      | Grade  |        | Units |
|---------------------------------------------|--------------------------------------------------------------------|--------|------------|--------|--------|-------|
| Symbol                                      | Description                                                        | -3     | -2/-2L/-2G | -1     | -1 M   | Units |
| Clock to Outs from Input Register Clock to  | Output Pins                                                        |        | -          |        | !      | ,     |
| T <sub>DSPCKO_P_AREG_MULT</sub>             | CLK AREG to P output using multiplier                              | 3.34   | 3.83       | 4.55   | 4.55   | ns    |
| T <sub>DSPCKO_P_BREG</sub>                  | CLK BREG to P output not using multiplier                          | 1.39   | 1.59       | 1.88   | 1.88   | ns    |
| T <sub>DSPCKO_P_CREG</sub>                  | CLK CREG to P output not using multiplier                          | 1.43   | 1.64       | 1.95   | 1.95   | ns    |
| T <sub>DSPCKO_P_DREG_MULT</sub>             | CLK DREG to P output using multiplier                              | 3.32   | 3.80       | 4.51   | 4.51   | ns    |
| Clock to Outs from Input Register Clock to  | Cascading Output Pins                                              | I .    |            |        | 1      | "     |
| TDSPCKO_{ACOUT; BCOUT}_{AREG; BREG}         | CLK (ACOUT, BCOUT) to {A,B} register output                        | 0.55   | 0.62       | 0.74   | 0.74   | ns    |
| TDSPCKO_CARRYCASCOUT_{AREG, BREG}_MULT      | CLK (AREG, BREG) to<br>CARRYCASCOUT output using<br>multiplier     | 3.55   | 4.06       | 4.84   | 4.84   | ns    |
| TDSPCKO_CARRYCASCOUT_ BREG                  | CLK (BREG) to<br>CARRYCASCOUT output not<br>using multiplier       | 1.60   | 1.82       | 2.16   | 2.16   | ns    |
| TDSPCKO_CARRYCASCOUT_ DREG_MULT             | CLK (DREG) to<br>CARRYCASCOUT output using<br>multiplier           | 3.52   | 4.03       | 4.79   | 4.79   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_</sub> CREG      | CLK (CREG) to<br>CARRYCASCOUT output                               | 1.64   | 1.88       | 2.23   | 2.23   | ns    |
| Maximum Frequency                           |                                                                    | I .    |            |        | 1      | "     |
| F <sub>MAX</sub>                            | With all registers used                                            | 741.84 | 650.20     | 547.95 | 547.95 | MHz   |
| F <sub>MAX_PATDET</sub>                     | With pattern detector                                              | 627.35 | 549.75     | 463.61 | 463.61 | MHz   |
| F <sub>MAX_MULT_NOMREG</sub>                | Two register multiply without MREG                                 | 412.20 | 360.75     | 303.77 | 303.77 | MHz   |
| F <sub>MAX_MULT_NOMREG_PATDET</sub>         | Two register multiply without MREG with pattern detect             | 374.25 | 327.65     | 276.01 | 276.01 | MHz   |
| F <sub>MAX_PREADD_MULT_NOADREG</sub>        | Without ADREG                                                      | 468.82 | 408.66     | 342.70 | 342.70 | MHz   |
| F <sub>MAX_PREADD_MULT_NOADREG_PATDET</sub> | Without ADREG with pattern detect                                  | 468.82 | 408.66     | 342.70 | 342.70 | MHz   |
| F <sub>MAX_NOPIPELINEREG</sub>              | Without pipeline registers (MREG, ADREG)                           | 306.84 | 267.81     | 225.02 | 225.02 | MHz   |
| F <sub>MAX_NOPIPELINEREG_PATDET</sub>       | Without pipeline registers<br>(MREG, ADREG) with pattern<br>detect | 285.23 | 249.13     | 209.38 | 209.38 | MHz   |



## **Clock Buffers and Networks**

Table 35: Global Clock Switching Characteristics (Including BUFGCTRL)

| Symbol                                                    | Description                    |           | Speed Grade |           |           |       |  |  |  |
|-----------------------------------------------------------|--------------------------------|-----------|-------------|-----------|-----------|-------|--|--|--|
| Symbol                                                    | Description                    | -3        | -2/-2L/-2G  | -1        | -1M       | Units |  |  |  |
| T <sub>BCCCK_CE</sub> /T <sub>BCCKC_CE</sub> (1)          | CE pins setup/hold             | 0.12/0.30 | 0.14/0.38   | 0.26/0.38 | 0.26/0.92 | ns    |  |  |  |
| T <sub>BCCCK_S</sub> /T <sub>BCCKC_S</sub> <sup>(1)</sup> | S pins setup/hold              | 0.12/0.30 | 0.14/0.38   | 0.26/0.38 | 0.26/0.92 | ns    |  |  |  |
| T <sub>BCCKO_O</sub> (2)                                  | BUFGCTRL delay from I0/I1 to O | 0.08      | 0.10        | 0.12      | 0.12      | ns    |  |  |  |
| Maximum Frequency                                         |                                |           |             |           |           |       |  |  |  |
| F <sub>MAX_BUFG</sub>                                     | Global clock tree (BUFG)       | 741.00    | 710.00      | 625.00    | 625.00    | MHz   |  |  |  |

#### Notes:

Table 36: Input/Output Clock Switching Characteristics (BUFIO)

| Symbol                 | Description                    |        | Units      |        |        |        |  |  |
|------------------------|--------------------------------|--------|------------|--------|--------|--------|--|--|
|                        | Description                    | -3     | -2/-2L/-2G | -1     | -1M    | Ullits |  |  |
| T <sub>BIOCKO_O</sub>  | Clock to out delay from I to O | 1.04   | 1.14       | 1.32   | 1.32   | ns     |  |  |
| Maximum Frequency      |                                |        |            |        |        |        |  |  |
| F <sub>MAX_BUFIO</sub> | I/O clock tree (BUFIO)         | 800.00 | 800.00     | 710.00 | 710.00 | MHz    |  |  |

Table 37: Regional Clock Buffer Switching Characteristics (BUFR)

| Symbol                               | Description                                                     |        | Units      |        |        |       |  |  |  |
|--------------------------------------|-----------------------------------------------------------------|--------|------------|--------|--------|-------|--|--|--|
| Symbol                               | Description                                                     | -3     | -2/-2L/-2G | -1     | -1M    | Onits |  |  |  |
| T <sub>BRCKO_O</sub>                 | Clock to out delay from I to O                                  | 0.60   | 0.65       | 0.77   | 0.77   | ns    |  |  |  |
| T <sub>BRCKO_O_BYP</sub>             | Clock to out delay from I to O with Divide Bypass attribute set | 0.30   | 0.32       | 0.38   | 0.38   | ns    |  |  |  |
| T <sub>BRDO_O</sub>                  | Propagation delay from CLR to O                                 | 0.71   | 0.75       | 0.96   | 0.96   | ns    |  |  |  |
| Maximum Frequency                    |                                                                 |        |            |        |        |       |  |  |  |
| F <sub>MAX_BUFR</sub> <sup>(1)</sup> | Regional clock tree (BUFR)                                      | 600.00 | 540.00     | 450.00 | 450.00 | MHz   |  |  |  |

Table 38: Horizontal Clock Buffer Switching Characteristics (BUFH)

| Symbol                                       | Description                    |           | Speed Grade |           |           |       |  |  |  |
|----------------------------------------------|--------------------------------|-----------|-------------|-----------|-----------|-------|--|--|--|
| Зунівої                                      | Description                    | -3        | -2/-2L/-2G  | -1        | -1M       | Units |  |  |  |
| T <sub>BHCKO_O</sub>                         | BUFH delay from I to O         | 0.10      | 0.11        | 0.13      | 0.13      | ns    |  |  |  |
| T <sub>BHCCK_CE</sub> /T <sub>BHCKC_CE</sub> | CE pin setup and hold          | 0.20/0.16 | 0.23/0.20   | 0.38/0.21 | 0.38/0.79 | ns    |  |  |  |
| Maximum Frequency                            |                                |           |             |           |           |       |  |  |  |
| F <sub>MAX_BUFH</sub>                        | Horizontal clock buffer (BUFH) | 741.00    | 710.00      | 625.00    | 625.00    | MHz   |  |  |  |

T<sub>BCCCK\_CE</sub> and T<sub>BCCKC\_CE</sub> must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These
parameters do not apply to the BUFGMUX primitive that assures glitch-free operation. The other global clock setup and hold times are
optional; only needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between
clocks.

<sup>2.</sup>  $T_{BGCKO\ O}$  (BUFG delay from I0 to O) values are the same as  $T_{BCCKO\ O}$  values.

<sup>1.</sup> The maximum input frequency to the BUFR and BUFMR is the BUFIO  $F_{MAX}$  frequency.



Table 39: Duty Cycle Distortion and Clock Tree Skew

| Symbol                 | Description                                            | Device     |      |      | Speed | Grade |      |      | Units  |
|------------------------|--------------------------------------------------------|------------|------|------|-------|-------|------|------|--------|
| Syllibol               | Description                                            | Device     | -3   | -2G  | -2    | -2L   | -1   | -1M  | Uiilis |
| T <sub>DCD_CLK</sub>   | Global clock tree duty cycle distortion <sup>(1)</sup> | All        | 0.20 | 0.20 | 0.20  | 0.20  | 0.20 | 0.20 | ns     |
| T <sub>CKSKEW</sub>    | Global clock tree skew <sup>(2)</sup>                  | XC7V585T   | 0.75 | N/A  | 0.91  | 0.91  | 0.98 | N/A  | ns     |
|                        |                                                        | XC7V2000T  | N/A  | 0.39 | 0.39  | 0.39  | 0.39 | N/A  | ns     |
|                        |                                                        | XC7VX330T  | 0.60 | N/A  | 0.74  | 0.74  | 0.79 | N/A  | ns     |
|                        |                                                        | XC7VX415T  | 0.76 | N/A  | 0.84  | 0.84  | 0.91 | N/A  | ns     |
|                        |                                                        | XC7VX485T  | 0.60 | N/A  | 0.74  | 0.74  | 0.79 | N/A  | ns     |
|                        |                                                        | XC7VX550T  | 0.73 | N/A  | 0.88  | 0.88  | 0.96 | N/A  | ns     |
|                        |                                                        | XC7VX690T  | 0.73 | N/A  | 0.88  | 0.88  | 0.96 | N/A  | ns     |
|                        |                                                        | XC7VX980T  | N/A  | N/A  | 0.91  | 0.91  | 0.98 | N/A  | ns     |
|                        |                                                        | XC7VX1140T | N/A  | 0.39 | 0.39  | 0.39  | 0.39 | N/A  | ns     |
|                        |                                                        | XQ7V585T   | N/A  | N/A  | 0.91  | 0.91  | 0.98 | 0.98 | ns     |
|                        |                                                        | XQ7VX330T  | N/A  | N/A  | 0.74  | 0.74  | 0.79 | 0.79 | ns     |
|                        |                                                        | XQ7VX485T  | N/A  | N/A  | 0.74  | 0.74  | 0.79 | 0.79 | ns     |
|                        |                                                        | XQ7VX690T  | N/A  | N/A  | 0.88  | N/A   | 0.96 | N/A  | ns     |
|                        |                                                        | XQ7VX980T  | N/A  | N/A  | N/A   | 0.91  | 0.98 | N/A  | ns     |
| T <sub>DCD_BUFIO</sub> | I/O clock tree duty cycle distortion                   | All        | 0.12 | 0.12 | 0.12  | 0.12  | 0.12 | 0.12 | ns     |
| T <sub>BUFIOSKEW</sub> | I/O clock tree skew across one clock region            | All        | 0.02 | 0.02 | 0.02  | 0.02  | 0.02 | 0.02 | ns     |
| T <sub>DCD_BUFR</sub>  | Regional clock tree duty cycle distortion              | All        | 0.15 | 0.15 | 0.15  | 0.15  | 0.15 | 0.15 | ns     |

- 1. These parameters represent the worst-case duty cycle distortion observable at the I/O flip-flops. For all I/O standards, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times.
- 2. The T<sub>CKSKEW</sub> value represents the worst-case clock-tree skew observable between sequential I/O elements in a single SLR. Significantly less clock-tree skew exists for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx Timing Analyzer tools to evaluate clock skew specific to your application.

## **MMCM Switching Characteristics**

Table 40: MMCM Specification

| Cumbal                      | Description                                 |                                         | Speed      | Grade   |         | Units |
|-----------------------------|---------------------------------------------|-----------------------------------------|------------|---------|---------|-------|
| Symbol                      | Description                                 | -3                                      | -2/-2L/-2G | -1      | -1M     | Units |
| MMCM_F <sub>INMAX</sub>     | Maximum input clock frequency               | 1066.00                                 | 933.00     | 800.00  | 800.00  | MHz   |
| MMCM_F <sub>INMIN</sub>     | Minimum input clock frequency               | 10                                      | 10         | 10      | 10      | MHz   |
| MMCM_F <sub>INJITTER</sub>  | Maximum input clock period jitter           | < 20% of clock input period or 1 ns Max |            |         |         |       |
| MMCM_F <sub>INDUTY</sub>    | Allowable input duty cycle: 10—49 MHz       | 25 25 25 25                             |            | %       |         |       |
|                             | Allowable input duty cycle: 50—199 MHz      |                                         | 30         | 30      | 30      | %     |
|                             | Allowable input duty cycle: 200—399 MHz     | 35                                      | 35         | 35      | 35      | %     |
|                             | Allowable input duty cycle: 400—499 MHz     | 40                                      | 40         | 40      | 40      | %     |
|                             | Allowable input duty cycle: >500 MHz        | 45                                      | 45         | 45      | 45      | %     |
| MMCM_F <sub>MIN_PSCLK</sub> | Minimum dynamic phase shift clock frequency | 0.01                                    | 0.01       | 0.01    | 0.01    | MHz   |
| MMCM_F <sub>MAX_PSCLK</sub> | Maximum dynamic phase shift clock frequency | 550.00                                  | 500.00     | 450.00  | 450.00  | MHz   |
| MMCM_F <sub>VCOMIN</sub>    | Minimum MMCM VCO frequency                  | 600.00                                  | 600.00     | 600.00  | 600.00  | MHz   |
| MMCM_F <sub>VCOMAX</sub>    | Maximum MMCM VCO frequency                  | 1600.00                                 | 1440.00    | 1200.00 | 1200.00 | MHz   |



Table 40: MMCM Specification (Cont'd)

| Symbol                                                     | Donasis ties                                           |           | Speed        | Grade         |              | 11       |
|------------------------------------------------------------|--------------------------------------------------------|-----------|--------------|---------------|--------------|----------|
| Symbol                                                     | Description                                            | -3        | -2/-2L/-2G   | -1            | -1M          | Units    |
| MMCM_F <sub>BANDWIDTH</sub>                                | Low MMCM bandwidth at typical <sup>(1)</sup>           | 1.00      | 1.00         | 1.00          | 1.00         | MHz      |
|                                                            | High MMCM bandwidth at typical <sup>(1)</sup>          | 4.00      | 4.00         | 4.00          | 4.00         | MHz      |
| MMCM_T <sub>STATPHAOFFSET</sub>                            | Static phase offset of the MMCM outputs <sup>(2)</sup> | 0.12      | 0.12         | 0.12          | 0.12         | ns       |
| MMCM_T <sub>OUTJITTER</sub>                                | MMCM output jitter                                     |           |              | Note 3        | 1            | 11       |
| MMCM_T <sub>OUTDUTY</sub>                                  | MMCM output clock duty cycle precision <sup>(4)</sup>  | 0.20      | 0.20         | 0.20          | 0.20         | ns       |
| MMCM_T <sub>LOCKMAX</sub>                                  | MMCM maximum Lock Time                                 | 100       | 100          | 100           | 100          | μs       |
| MMCM_F <sub>OUTMAX</sub>                                   | MMCM maximum output frequency                          | 1066.00   | 933.00       | 800.00        | 800.00       | MHz      |
| MMCM_F <sub>OUTMIN</sub>                                   | MMCM minimum output frequency <sup>(5)(6)</sup>        | 4.69      | 4.69         | 4.69          | 4.69         | MHz      |
| MMCM_T <sub>EXTFDVAR</sub>                                 | External clock feedback variation                      | < 2       | 20% of clock | k input perio | od or 1 ns M | lax      |
| MMCM_RST <sub>MINPULSE</sub>                               | Minimum reset pulse width                              | 5.00      | 5.00         | 5.00          | 5.00         | ns       |
| MMCM_F <sub>PFDMAX</sub>                                   | Maximum frequency at the phase frequency detector      | 550.00    | 500.00       | 450.00        | 450.00       | MHz      |
| MMCM_F <sub>PFDMIN</sub>                                   | Minimum frequency at the phase frequency detector      | 10.00     | 10.00        | 10.00         | 10.00        | MHz      |
| MMCM_T <sub>FBDELAY</sub>                                  | Maximum delay in the feedback path                     |           | 3 ns Max     | or one CLI    | KIN cycle    | 11       |
| MMCM Switching Chara                                       | cteristics Setup and Hold                              | <u> </u>  |              |               |              |          |
| T <sub>MMCMDCK_PSEN</sub> /<br>T <sub>MMCMCKD_PSEN</sub>   | Setup and hold of phase-shift enable                   | 1.04/0.00 | 1.04/0.00    | 1.04/0.00     | 1.04/0.00    | ns       |
| TMMCMDCK_PSINCDEC/ TMMCMCKD_PSINCDEC                       | Setup and hold of phase-shift increment/decrement      | 1.04/0.00 | 1.04/0.00    | 1.04/0.00     | 1.04/0.00    | ns       |
| T <sub>MMCMCKO_PSDONE</sub>                                | Phase shift clock-to-out of PSDONE                     | 0.59      | 0.68         | 0.81          | 0.81         | ns       |
| Dynamic Reconfiguration                                    | n Port (DRP) for MMCM Before and After DC              | LK        |              |               |              |          |
| T <sub>MMCMDCK_DADDR</sub> /<br>T <sub>MMCMCKD_DADDR</sub> | DADDR setup/hold                                       | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.63/0.15    | ns, Min  |
| T <sub>MMCMDCK_DI</sub> /<br>T <sub>MMCMCKD_DI</sub>       | DI setup/hold                                          | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.63/0.15    | ns, Min  |
| T <sub>MMCMDCK_DEN</sub> /<br>T <sub>MMCMCKD_DEN</sub>     | DEN setup/hold                                         | 1.76/0.00 | 1.97/0.00    | 2.29/0.00     | 2.29/0.00    | ns, Min  |
| T <sub>MMCMDCK_DWE</sub> / T <sub>MMCMCKD_DWE</sub>        | DWE setup/hold                                         | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.63/0.15    | ns, Min  |
| T <sub>MMCMCKO_DRDY</sub>                                  | CLK to out of DRDY                                     | 0.65      | 0.72         | 0.99          | 0.99         | ns, Max  |
| F <sub>DCK</sub>                                           | DCLK frequency                                         | 200.00    | 200.00       | 200.00        | 200.00       | MHz, Max |

- 1. The MMCM does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any MMCM outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard. See http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm.
- 4. Includes global clock buffer.
- 5. Calculated as F<sub>VCO</sub>/128 assuming output duty cycle is 50%.
- 6. When CLKOUT4\_CASCADE = TRUE, MMCM\_F<sub>OUTMIN</sub> is 0.036 MHz.



# **PLL Switching Characteristics**

Table 41: PLL Specification

| O                                                        | Description                                           |           | Speed               | Grade       |             | l lastes |
|----------------------------------------------------------|-------------------------------------------------------|-----------|---------------------|-------------|-------------|----------|
| Symbol                                                   | Description                                           | -3        | -2/-2L/-2G          | -1          | -1 M        | Units    |
| PLL_F <sub>INMAX</sub>                                   | Maximum input clock frequency                         | 1066.00   | 933.00              | 800.00      | 800.00      | MHz      |
| PLL_F <sub>INMIN</sub>                                   | Minimum input clock frequency                         | 19.00     | 19.00               | 19.00       | 19.00       | MHz      |
| PLL_F <sub>INJITTER</sub>                                | Maximum input clock period jitter                     | < 2       | 0% of clock         | input perio | d or 1 ns N | lax      |
| PLL_F <sub>INDUTY</sub>                                  | Allowable input duty cycle: 19—49 MHz                 | 25        | 25                  | 25          | 25          | %        |
|                                                          | Allowable input duty cycle: 50—199 MHz                | 30        | 30                  | 30          | 30          | %        |
|                                                          | Allowable input duty cycle: 200—399 MHz               | 35        | 35                  | 35          | 35          | %        |
|                                                          | Allowable input duty cycle: 400—499 MHz               | 40        | 40                  | 40          | 40          | %        |
|                                                          | Allowable input duty cycle: >500 MHz                  | 45        | 45                  | 45          | 45          | %        |
| PLL_F <sub>VCOMIN</sub>                                  | Minimum PLL VCO frequency                             | 800.00    | 800.00              | 800.00      | 800.00      | MHz      |
| PLL_F <sub>VCOMAX</sub>                                  | Maximum PLL VCO frequency                             | 2133.00   | 1866.00             | 1600.00     | 1600.00     | MHz      |
| PLL_F <sub>BANDWIDTH</sub>                               | Low PLL bandwidth at typical <sup>(1)</sup>           | 1.00      | 1.00                | 1.00        | 1.00        | MHz      |
|                                                          | High PLL bandwidth at typical <sup>(1)</sup>          | 4.00      | 4.00                | 4.00        | 4.00        | MHz      |
| PLL_T <sub>STATPHAOFFSET</sub>                           | Static phase offset of the PLL outputs <sup>(2)</sup> | 0.12      | 0.12 0.12 0.12 0.12 |             | ns          |          |
| PLL_T <sub>OUTJITTER</sub>                               | PLL output jitter                                     | Note 3    |                     |             |             |          |
| PLL_T <sub>OUTDUTY</sub>                                 | PLL output clock duty cycle precision <sup>(4)</sup>  | 0.20      | 0.20                | 0.20        | 0.20        | ns       |
| PLL_T <sub>LOCKMAX</sub>                                 | PLL maximum lock time                                 | 100       | 100                 | 100         | 100         | μs       |
| PLL_F <sub>OUTMAX</sub>                                  | PLL maximum output frequency                          | 1066.00   | 933.00              | 800.00      | 800.00      | MHz      |
| PLL_F <sub>OUTMIN</sub>                                  | PLL minimum output frequency <sup>(5)</sup>           | 6.25      | 6.25                | 6.25        | 6.25        | MHz      |
| PLL_T <sub>EXTFDVAR</sub>                                | External clock feedback variation                     | < 2       | 20% of clock        | input perio | d or 1 ns N | lax      |
| PLL_RST <sub>MINPULSE</sub>                              | Minimum reset pulse width                             | 5.00      | 5.00                | 5.00        | 5.00        | ns       |
| PLL_F <sub>PFDMAX</sub>                                  | Maximum frequency at the phase frequency detector     | 550.00    | 500.00              | 450.00      | 450.00      | MHz      |
| PLL_F <sub>PFDMIN</sub>                                  | Minimum frequency at the phase frequency detector     | 19.00     | 19.00               | 19.00       | 19.00       | MHz      |
| PLL_T <sub>FBDELAY</sub>                                 | Maximum delay in the feedback path                    |           | 3 ns Max            | or one CL   | (IN cycle   |          |
| Dynamic Reconfigurat                                     | ion Port (DRP) for PLL Before and After DCLK          |           |                     |             |             |          |
| T <sub>PLLDCK_DADDR</sub> /<br>T <sub>PLLCKD_DADDR</sub> | DADDR setup/hold                                      | 1.25/0.15 | 1.40/0.15           | 1.63/0.15   | 1.63/0.15   | ns, Min  |
| T <sub>PLLDCK_DI</sub> /<br>T <sub>PLLCKD_DI</sub>       | DI setup/hold                                         | 1.25/0.15 | 1.40/0.15           | 1.63/0.15   | 1.63/0.15   | ns, Min  |
| T <sub>PLLDCK_DEN</sub> /<br>T <sub>PLLCKD_DEN</sub>     | DEN setup/hold                                        | 1.76/0.00 | 1.97/0.00           | 2.29/0.00   | 2.29/0.00   | ns, Min  |
| T <sub>PLLDCK_DWE</sub> /<br>T <sub>PLLCKD_DWE</sub>     | DWE setup/hold                                        | 1.25/0.15 | 1.40/0.15           | 1.63/0.15   | 1.63/0.15   | ns, Min  |
| T <sub>PLLCKO_DRDY</sub>                                 | CLK to out of DRDY                                    | 0.65      | 0.72                | 0.99        | 0.99        | ns, Max  |
| F <sub>DCK</sub>                                         | DCLK frequency                                        | 200.00    | 200.00              | 200.00      | 200.00      | MHz, Max |

- 1. The PLL does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any PLL outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard. See <a href="http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm">http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm</a>.
- 4. Includes global clock buffer.
- 5. Calculated as F<sub>VCO</sub>/128 assuming output duty cycle is 50%.



## **Device Pin-to-Pin Output Parameter Guidelines**

Table 42: Clock-Capable Clock Input to Output Delay Without MMCM/PLL (Near Clock Region)(1)

| Ols al             | Description                                                        | Device            |            |           | Speed             | Grade    |      |      | 11    |
|--------------------|--------------------------------------------------------------------|-------------------|------------|-----------|-------------------|----------|------|------|-------|
| Symbol             | Description                                                        | Device            | -3         | -2G       | -2                | -2L      | -1   | -1 M | Units |
| SSTL15 CI          | ock-Capable Clock Input to Output Dela                             | y using Output Fl | p-Flop, Fa | st Slew R | ate, <i>witho</i> | ut MMCM/ | PLL. |      |       |
| T <sub>ICKOF</sub> | Clock-capable clock input and OUTFF                                | XC7V585T          | 5.63       | N/A       | 6.20              | 6.20     | 6.97 | N/A  | ns    |
|                    | at pins/banks closest to the BUFGs<br>without MMCM/PLL (near clock | XC7V2000T         | N/A        | 5.66      | 5.66              | 5.66     | 6.35 | N/A  | ns    |
|                    | region) <sup>(2)</sup>                                             | XC7VX330T         | 5.41       | N/A       | 5.97              | 5.97     | 6.71 | N/A  | ns    |
|                    |                                                                    | XC7VX415T         | 5.46       | N/A       | 5.96              | 5.96     | 6.70 | N/A  | ns    |
|                    |                                                                    | XC7VX485T         | 5.29       | N/A       | 5.84              | 5.84     | 6.57 | N/A  | ns    |
|                    |                                                                    | XC7VX550T         | 5.45       | N/A       | 6.02              | 6.02     | 6.76 | N/A  | ns    |
|                    |                                                                    | XC7VX690T         | 5.46       | N/A       | 6.02              | 6.02     | 6.76 | N/A  | ns    |
|                    |                                                                    | XC7VX980T         | N/A        | N/A       | 6.12              | 6.12     | 6.87 | N/A  | ns    |
|                    |                                                                    | XC7VX1140T        | N/A        | 5.59      | 5.59              | 5.59     | 6.28 | N/A  | ns    |
|                    |                                                                    | XQ7V585T          | N/A        | N/A       | 6.20              | 6.20     | 6.97 | 6.97 | ns    |
|                    |                                                                    | XQ7VX330T         | N/A        | N/A       | 5.97              | 5.97     | 6.71 | 6.71 | ns    |
|                    |                                                                    | XQ7VX485T         | N/A        | N/A       | 5.84              | 5.84     | 6.57 | 6.57 | ns    |
|                    |                                                                    | XQ7VX690T         | N/A        | N/A       | 6.02              | N/A      | 6.76 | N/A  | ns    |
|                    |                                                                    | XQ7VX980T         | N/A        | N/A       | N/A               | 6.12     | 6.87 | N/A  | ns    |

Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all
accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.

<sup>2.</sup> Refer to the Die Level Bank Numbering Overview section of 7 Series FPGA Packaging and Pinout Specification (UG475).



Table 43: Clock-Capable Clock Input to Output Delay Without MMCM/PLL (Far Clock Region)(1)

| Cumbal                | Description                                         | Davisa          |              |             | Speed      | Grade     |        |      | l lesite |
|-----------------------|-----------------------------------------------------|-----------------|--------------|-------------|------------|-----------|--------|------|----------|
| Symbol                | Description                                         | Device          | -3           | -2G         | -2         | -2L       | -1     | -1 M | Units    |
| SSTL15 Clo            | ck-Capable Clock Input to Output                    | Delay using Out | out Flip-Flo | p, Fast Sle | w Rate, wi | thout MMC | M/PLL. |      |          |
| T <sub>ICKOFFAR</sub> | Clock-capable clock input and                       | XC7V585T        | 6.81         | N/A         | 7.53       | 7.53      | 8.44   | N/A  | ns       |
|                       | OUTFF at pins/banks farthest from the BUFGs without | XC7V2000T       | N/A          | 6.00        | 6.00       | 6.00      | 6.73   | N/A  | ns       |
|                       | MMCM/PLL (far clock region)(2)                      | XC7VX330T       | 6.31         | N/A         | 6.97       | 6.97      | 7.83   | N/A  | ns       |
|                       |                                                     | XC7VX415T       | 6.36         | N/A         | 6.90       | 6.90      | 7.69   | N/A  | ns       |
|                       |                                                     | XC7VX485T       | 6.20         | N/A         | 6.86       | 6.86      | 7.69   | N/A  | ns       |
|                       |                                                     | XC7VX550T       | 6.66         | N/A         | 7.37       | 7.37      | 8.27   | N/A  | ns       |
|                       |                                                     | XC7VX690T       | 6.69         | N/A         | 7.37       | 7.37      | 8.27   | N/A  | ns       |
|                       |                                                     | XC7VX980T       | N/A          | N/A         | 7.47       | 7.47      | 8.37   | N/A  | ns       |
|                       |                                                     | XC7VX1140T      | N/A          | 5.93        | 5.93       | 5.93      | 6.65   | N/A  | ns       |
|                       |                                                     | XQ7V585T        | N/A          | N/A         | 7.53       | 7.53      | 8.44   | 8.44 | ns       |
|                       |                                                     | XQ7VX330T       | N/A          | N/A         | 6.97       | 6.97      | 7.83   | 7.83 | ns       |
|                       |                                                     | XQ7VX485T       | N/A          | N/A         | 6.86       | 6.86      | 7.69   | 7.69 | ns       |
|                       |                                                     | XQ7VX690T       | N/A          | N/A         | 7.37       | N/A       | 8.27   | N/A  | ns       |
|                       |                                                     | XQ7VX980T       | N/A          | N/A         | N/A        | 7.47      | 8.37   | N/A  | ns       |

<sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.

Refer to the Die Level Bank Numbering Overview section of 7 Series FPGA Packaging and Pinout Specification (UG475).



Table 44: Clock-Capable Clock Input to Output Delay With MMCM

| Cumbal                   | Description                       | Device            |             |            | Speed      | Grade |      |      | Units  |
|--------------------------|-----------------------------------|-------------------|-------------|------------|------------|-------|------|------|--------|
| Symbol                   | Description                       | Device            | -3          | -2G        | -2         | -2L   | -1   | -1M  | Ullits |
| SSTL15 Clock-C           | apable Clock Input to Output Dela | ay using Output F | lip-Flop, F | ast Slew I | Rate, with | ММСМ. |      |      |        |
| T <sub>ICKOFMMCMCC</sub> | Clock-capable clock input and     | XC7V585T          | 1.07        | N/A        | 1.07       | 1.07  | 1.07 | N/A  | ns     |
|                          | OUTFF with MMCM                   | XC7V2000T         | N/A         | 0.82       | 0.82       | 0.82  | 0.82 | N/A  | ns     |
|                          |                                   | XC7VX330T         | 1.01        | N/A        | 1.01       | 1.01  | 1.01 | N/A  | ns     |
|                          |                                   | XC7VX415T         | 1.07        | N/A        | 1.07       | 1.07  | 1.07 | N/A  | ns     |
|                          | XC7VX485T                         | 0.91              | N/A         | 0.91       | 0.91       | 0.91  | N/A  | ns   |        |
|                          |                                   | XC7VX550T         | 0.97        | N/A        | 0.97       | 0.97  | 0.97 | N/A  | ns     |
|                          |                                   | XC7VX690T         | 1.07        | N/A        | 1.07       | 1.07  | 1.07 | N/A  | ns     |
|                          |                                   | XC7VX980T         | N/A         | N/A        | 0.96       | 0.96  | 0.96 | N/A  | ns     |
|                          |                                   | XC7VX1140T        | N/A         | 0.82       | 0.82       | 0.82  | 0.82 | N/A  | ns     |
|                          |                                   | XQ7V585T          | N/A         | N/A        | 1.07       | 1.07  | 1.07 | 1.07 | ns     |
|                          |                                   | XQ7VX330T         | N/A         | N/A        | 1.01       | 1.01  | 1.01 | 1.01 | ns     |
|                          |                                   | XQ7VX485T         | N/A         | N/A        | 0.91       | 0.91  | 0.91 | 0.91 | ns     |
|                          |                                   | XQ7VX690T         | N/A         | N/A        | 1.07       | N/A   | 1.07 | N/A  | ns     |
|                          |                                   | XQ7VX980T         | N/A         | N/A        | N/A        | 0.96  | 0.96 | N/A  | ns     |

Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.

<sup>2.</sup> MMCM output jitter is already included in the timing calculation.



Table 45: Clock-Capable Clock Input to Output Delay With PLL

| Cumbal                  | Description                  | Davisa            |              |             | Speed      | Grade    |      |      | Units |
|-------------------------|------------------------------|-------------------|--------------|-------------|------------|----------|------|------|-------|
| Symbol                  | Description                  | Device            | -3           | -2G         | -2         | -2L      | -1   | -1M  | Units |
| SSTL15 Clock            | -Capable Clock Input to Outp | ut Delay using Ou | tput Flip-Fl | op, Fast SI | ew Rate, и | ith PLL. |      |      |       |
| T <sub>ICKOFPLLCC</sub> | Clock-capable clock input    | XC7V585T          | 0.96         | N/A         | 0.96       | 0.96     | 0.96 | N/A  | ns    |
|                         | and OUTFF with PLL           | XC7V2000T         | N/A          | 0.71        | 0.71       | 0.71     | 0.71 | N/A  | ns    |
|                         |                              | XC7VX330T         | 0.90         | N/A         | 0.90       | 0.90     | 0.90 | N/A  | ns    |
|                         |                              | XC7VX415T         | 0.96         | N/A         | 0.96       | 0.96     | 0.96 | N/A  | ns    |
|                         | XC7VX485T                    | 0.80              | N/A          | 0.80        | 0.80       | 0.80     | N/A  | ns   |       |
|                         |                              | XC7VX550T         | 0.86         | N/A         | 0.86       | 0.86     | 0.86 | N/A  | ns    |
|                         |                              | XC7VX690T         | 0.96         | N/A         | 0.96       | 0.96     | 0.96 | N/A  | ns    |
|                         |                              | XC7VX980T         | N/A          | N/A         | 0.85       | 0.85     | 0.85 | N/A  | ns    |
|                         |                              | XC7VX1140T        | N/A          | 0.71        | 0.71       | 0.71     | 0.71 | N/A  | ns    |
|                         |                              | XQ7V585T          | N/A          | N/A         | 0.96       | 0.96     | 0.96 | 0.96 | ns    |
|                         |                              | XQ7VX330T         | N/A          | N/A         | 0.90       | 0.90     | 0.90 | 0.90 | ns    |
|                         |                              | XQ7VX485T         | N/A          | N/A         | 0.80       | 0.80     | 0.80 | 0.80 | ns    |
|                         |                              | XQ7VX690T         | N/A          | N/A         | 0.96       | N/A      | 0.96 | N/A  | ns    |
|                         |                              | XQ7VX980T         | N/A          | N/A         | N/A        | 0.85     | 0.85 | N/A  | ns    |

Table 46: Pin-to-Pin, Clock-to-Out using BUFIO

| Symbol               | Deparintion                                                                                          |      |            | Units |      |        |
|----------------------|------------------------------------------------------------------------------------------------------|------|------------|-------|------|--------|
| Symbol Description   |                                                                                                      | -3   | -2/-2L/-2G | -1    | -1M  | Ullits |
| SSTL15 Clock-Capa    | SSTL15 Clock-Capable Clock Input to Output Delay using Output Flip-Flop, Fast Slew Rate, with BUFIO. |      |            |       |      |        |
| T <sub>ICKOFCS</sub> | Clock-to-out of I/O clock for HR I/O banks                                                           | 4.93 | 5.52       | 6.20  | 6.20 | ns     |
|                      | Clock-to-out of I/O clock for HP I/O banks                                                           | 4.85 | 5.44       | 6.11  | 6.11 | ns     |

<sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.

<sup>2.</sup> PLL output jitter is already included in the timing calculation.



## **Device Pin-to-Pin Input Parameter Guidelines**

Table 47: Global Clock Input Setup and Hold Without MMCM/PLL with ZHOLD\_DELAY on HR I/O Banks (only)

| Cumbal                               | Decemention                                       | Device           | Speed Grade     |           |                        |            |            |            |       |  |
|--------------------------------------|---------------------------------------------------|------------------|-----------------|-----------|------------------------|------------|------------|------------|-------|--|
| Symbol                               | Description                                       | Device           | -3              | -2G       | -2                     | -2L        | -1         | -1 M       | Units |  |
| Input Setup and                      | d Hold Time Relative to                           | Global Clock Inp | ut Signal for S | SSTL15 St | andard. <sup>(1)</sup> |            |            |            |       |  |
| T <sub>PSFD</sub> /T <sub>PHFD</sub> | Full delay (legacy                                | XC7V585T         | 3.12/-0.37      | N/A       | 3.19/-0.37             | 3.19/-0.37 | 3.42/-0.37 | N/A        | ns    |  |
|                                      | delay or default delay)<br>Global clock Input and | XC7V2000T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      | IFF <sup>(2)</sup> without                        | XC7VX330T        | 2.90/-0.31      | N/A       | 2.96/-0.31             | 2.96/-0.31 | 3.16/-0.31 | N/A        | ns    |  |
|                                      | MMCM/PLL with ZHOLD_DELAY on HR I/O banks         | XC7VX415T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XC7VX485T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XC7VX550T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XC7VX690T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XC7VX980T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XC7VX1140T       | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XQ7V585T         | N/A             | N/A       | 3.19/-0.37             | 3.19/-0.37 | 3.42/-0.37 | 3.42/-0.37 | ns    |  |
|                                      |                                                   | XQ7VX330T        | N/A             | N/A       | 2.96/-0.31             | 2.96/-0.31 | 3.16/-0.31 | 3.16/-0.31 | ns    |  |
|                                      |                                                   | XQ7VX485T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XQ7VX690T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |
|                                      |                                                   | XQ7VX980T        | N/A             | N/A       | N/A                    | N/A        | N/A        | N/A        | ns    |  |

Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.

<sup>2.</sup> IFF = Input Flip-Flop or Latch



Table 48: Clock-Capable Clock Input Setup and Hold With MMCM

| Symbol                  | Description                   | Device          |              |            | Speed                      | Grade      |            |            | Units  |
|-------------------------|-------------------------------|-----------------|--------------|------------|----------------------------|------------|------------|------------|--------|
| Symbol                  | Description                   | Device          | -3           | -2G        | -2                         | -2L        | -1         | -1M        | Ullits |
| Input Setup and         | d Hold Time Relative          | to Global Clock | Input Signal | for SSTL15 | Standard. <sup>(1)(2</sup> | 2)         |            |            |        |
| T <sub>PSMMCMCC</sub> / | No delay                      | XC7V585T        | 2.71/-0.10   | N/A        | 3.00/-0.10                 | 3.00/-0.10 | 3.33/-0.10 | N/A        | ns     |
| I PHMMCMCC              | clock-capable clock input and | XC7V2000T       | N/A          | 2.60/-0.24 | 2.60/-0.24                 | 2.60/-0.24 | 2.87/-0.24 | N/A        | ns     |
|                         | IFF <sup>(3)</sup> with MMCM  | XC7VX330T       | 2.58/-0.15   | N/A        | 2.87/-0.15                 | 2.87/-0.15 | 3.18/-0.15 | N/A        | ns     |
|                         |                               | XC7VX415T       | 2.73/0.01    | N/A        | 3.03/0.01                  | 3.03/0.01  | 3.36/0.01  | N/A        | ns     |
|                         |                               | XC7VX485T       | 2.58/-0.15   | N/A        | 2.87/-0.15                 | 2.87/-0.15 | 3.18/-0.15 | N/A        | ns     |
|                         |                               | XC7VX550T       | 2.72/-0.09   | N/A        | 3.01/-0.09                 | 3.01/-0.09 | 3.34/-0.09 | N/A        | ns     |
|                         |                               | XC7VX690T       | 2.72/0.01    | N/A        | 3.01/0.01                  | 3.01/0.01  | 3.34/0.01  | N/A        | ns     |
|                         |                               | XC7VX980T       | N/A          | N/A        | 3.00/-0.10                 | 3.00/-0.10 | 3.33/-0.10 | N/A        | ns     |
|                         |                               | XC7VX1140T      | N/A          | 2.61/-0.24 | 2.61/-0.24                 | 2.61/-0.24 | 2.88/-0.24 | N/A        | ns     |
|                         |                               | XQ7V585T        | N/A          | N/A        | 3.00/-0.10                 | 3.00/-0.10 | 3.33/-0.10 | 3.33/-0.10 | ns     |
|                         |                               | XQ7VX330T       | N/A          | N/A        | 2.87/-0.15                 | 2.87/-0.15 | 3.18/-0.15 | 3.18/-0.15 | ns     |
|                         |                               | XQ7VX485T       | N/A          | N/A        | 2.87/-0.15                 | 2.87/-0.15 | 3.18/-0.15 | 3.18/-0.15 | ns     |
|                         |                               | XQ7VX690T       | N/A          | N/A        | 3.01/0.01                  | N/A        | 3.34/0.01  | N/A        | ns     |
|                         |                               | XQ7VX980T       | N/A          | N/A        | N/A                        | 3.00/-0.10 | 3.33/-0.10 | N/A        | ns     |

- Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.
- 2. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 3. IFF = Input Flip-Flop or Latch
- 4. Use IBIS to determine any duty-cycle distortion incurred using various standards.



Table 49: Clock-Capable Clock Input Setup and Hold With PLL

| Symbol                 | Description                                 | Device          |             |              | Speed       | Grade                   |            |            | Units |
|------------------------|---------------------------------------------|-----------------|-------------|--------------|-------------|-------------------------|------------|------------|-------|
| Syllibol               | Description                                 | Device          | -3          | -2G          | -2          | -2L                     | -1         | -1 M       | Uiils |
| Input Setup a          | and Hold Time Relative t                    | o Clock-Capable | Clock Input | Signal for S | STL15 Stand | lard. <sup>(1)(2)</sup> |            |            |       |
| T <sub>PSPLLCC</sub> / | No delay clock-capable                      | XC7V585T        | 3.07/-0.21  | N/A          | 3.40/-0.21  | 3.40/-0.21              | 3.72/-0.21 | N/A        | ns    |
| PHPLLCC                | clock input and IFF <sup>(3)</sup> with PLL | XC7V2000T       | N/A         | 2.99/-0.35   | 2.99/-0.35  | 2.99/-0.35              | 3.27/-0.35 | N/A        | ns    |
|                        |                                             | XC7VX330T       | 2.94/0.26   | N/A          | 3.26/-0.26  | 3.26/-0.26              | 3.57/-0.26 | N/A        | ns    |
|                        |                                             | XC7VX415T       | 3.09/-0.10  | N/A          | 3.42/-0.10  | 3.42/-0.10              | 3.75/-0.10 | N/A        | ns    |
|                        |                                             | XC7VX485T       | 2.95/-0.26  | N/A          | 3.26/-0.26  | 3.26/-0.26              | 3.58/-0.26 | N/A        | ns    |
|                        |                                             | XC7VX550T       | 3.08/-0.20  | N/A          | 3.40/-0.20  | 3.40/-0.20              | 3.74/-0.20 | N/A        | ns    |
|                        |                                             | XC7VX690T       | 3.08/-0.10  | N/A          | 3.40/-0.10  | 3.40/-0.10              | 3.74/-0.10 | N/A        | ns    |
|                        |                                             | XC7VX980T       | N/A         | N/A          | 3.39/-0.21  | 3.39/-0.21              | 3.72/-0.21 | N/A        | ns    |
|                        |                                             | XC7VX1140T      | N/A         | 3.00/-0.35   | 3.00/-0.35  | 3.00/-0.35              | 3.27/-0.35 | N/A        | ns    |
|                        |                                             | XQ7V585T        | N/A         | N/A          | 3.40/-0.21  | 3.40/-0.21              | 3.72/-0.21 | 3.72/-0.21 | ns    |
|                        |                                             | XQ7VX330T       | N/A         | N/A          | 3.26/-0.26  | 3.26/-0.26              | 3.57/-0.26 | 3.57/-0.26 | ns    |
|                        |                                             | XQ7VX485T       | N/A         | N/A          | 3.26/-0.26  | 3.26/-0.26              | 3.58/-0.26 | 3.58/-0.26 | ns    |
|                        |                                             | XQ7VX690T       | N/A         | N/A          | 3.40/-0.10  | N/A                     | 3.74/-0.10 | N/A        | ns    |
|                        |                                             | XQ7VX980T       | N/A         | N/A          | N/A         | 3.39/-0.21              | 3.72/-0.21 | N/A        | ns    |

- Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.
- 2. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 3. IFF = Input Flip-Flop or Latch
- 4. Use IBIS to determine any duty-cycle distortion incurred using various standards.



### Table 50: Data Input Setup and Hold Times Relative to a Forwarded Clock Input Pin Using BUFIO

| Symbol                                                                                             | Description                              | Speed Grade |            |            |            |       |  |
|----------------------------------------------------------------------------------------------------|------------------------------------------|-------------|------------|------------|------------|-------|--|
| Symbol                                                                                             | Description                              |             | -2/-2L/-2G | -1         | -1M        | Units |  |
| Input Setup and Hold Time Relative to a Forwarded Clock Input Pin Using BUFIO for SSTL15 Standard. |                                          |             |            |            |            |       |  |
| T <sub>PSCS</sub> /T <sub>PHCS</sub>                                                               | Setup/hold of I/O clock for HR I/O banks | -0.36/1.36  | -0.36/1.50 | -0.36/1.70 | -0.36/1.70 | ns    |  |
|                                                                                                    | Setup/hold of I/O clock for HP I/O banks | -0.34/1.39  | -0.34/1.53 | -0.34/1.73 | -0.34/1.73 | ns    |  |

## Table 51: Sample Window

| Symbol                  | Description                                    |      | Units      |      |      |       |
|-------------------------|------------------------------------------------|------|------------|------|------|-------|
| Symbol Description      |                                                | -3   | -2/-2L/-2G | -1   | -1M  | Units |
| T <sub>SAMP</sub>       | Sampling error at receiver pins <sup>(1)</sup> | 0.51 | 0.56       | 0.61 | 0.61 | ns    |
| T <sub>SAMP_BUFIO</sub> | Sampling error at receiver pins using BUFIO(2) | 0.30 | 0.35       | 0.40 | 0.40 | ns    |

#### Notes:

- 1. This parameter indicates the total sampling error of the Virtex-7 T and XT FPGAs DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the MMCM to capture the DDR input registers' edges of operation. These measurements include:
  - CLK0 MMCM jitter
  - MMCM accuracy (phase offset)
  - MMCM phase shift resolution

These measurements do not include package or clock tree skew.

 This parameter indicates the total sampling error of the Virtex-7 T and XT FPGAs DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the BUFIO clock network and IDELAY to capture the DDR input registers' edges of operation. These measurements do not include package or clock tree skew.



# **Additional Package Parameter Guidelines**

The parameters in this section provide the necessary values for calculating timing budgets for Virtex-7 T and XT FPGA clock transmitter and receiver data-valid windows.

Table 52: Package Skew

| Symbol               | Description                 | Device                                 | Package | Value | Units |  |  |  |
|----------------------|-----------------------------|----------------------------------------|---------|-------|-------|--|--|--|
| T <sub>PKGSKEW</sub> | Package Skew <sup>(1)</sup> | XC7V585T                               | FFG1157 | 232   | ps    |  |  |  |
|                      |                             | XC/V5851                               | FFG1761 | 255   | ps    |  |  |  |
|                      |                             | VC7\/0000T                             | FHG1761 | 308   | ps    |  |  |  |
|                      |                             | XC7V2000T                              | FLG1925 | 266   | ps    |  |  |  |
|                      |                             | VOZVVOOOT                              | FFG1157 | 170   | ps    |  |  |  |
|                      |                             | XC7VX330T                              | FFG1761 | 270   | ps    |  |  |  |
|                      |                             |                                        | FFG1157 | 203   | ps    |  |  |  |
|                      |                             | XC7VX415T                              | FFG1158 | 237   | ps    |  |  |  |
|                      |                             |                                        | FFG1927 | 183   | ps    |  |  |  |
|                      |                             |                                        | FFG1157 | 191   | ps    |  |  |  |
|                      |                             |                                        | FFG1158 | 209   | ps    |  |  |  |
|                      |                             | XC7VX485T                              |         |       |       |  |  |  |
|                      |                             |                                        | FFG1927 | 209   | ps    |  |  |  |
|                      |                             |                                        | FFG1930 | 304   | ps    |  |  |  |
|                      |                             | V07\V/550T                             | FFG1158 | 217   | ps    |  |  |  |
|                      |                             | XC7VX550T                              | 254     | ps    |       |  |  |  |
|                      |                             |                                        | FFG1157 | 239   | ps    |  |  |  |
|                      |                             |                                        | FFG1158 | 217   | ps    |  |  |  |
|                      |                             | VOTVVOCOT                              | FFG1761 | 284   | ps    |  |  |  |
|                      |                             | XC7VX690T                              | FFG1926 | 238   | ps    |  |  |  |
|                      |                             |                                        | FFG1927 | 254   | ps    |  |  |  |
|                      |                             |                                        | FFG1930 | 287   | ps    |  |  |  |
|                      |                             |                                        | FFG1926 | 242   | ps    |  |  |  |
|                      |                             | XC7VX980T                              | FFG1928 | 199   | ps    |  |  |  |
|                      |                             |                                        | FFG1930 | 243   | ps    |  |  |  |
|                      |                             |                                        | FLG1926 | 271   | ps    |  |  |  |
|                      |                             | XC7VX1140T                             | FLG1928 | 216   | ps    |  |  |  |
|                      |                             |                                        | FLG1930 | 279   | ps    |  |  |  |
|                      |                             |                                        | RF1157  | 232   | ps    |  |  |  |
|                      |                             | XQ7V585T                               | RF1761  | 255   | ps    |  |  |  |
|                      |                             | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | RF1157  | 170   | ps    |  |  |  |
|                      |                             | XQ7VX330T                              | RF1761  | 270   | ps    |  |  |  |
|                      |                             |                                        | RF1761  | 274   | ps    |  |  |  |
|                      |                             | XQ7VX485T                              | RF1930  | 304   | ps    |  |  |  |



## Table 52: Package Skew (Cont'd)

| Symbol               | Description                 | Device          | Package | Value | Units |
|----------------------|-----------------------------|-----------------|---------|-------|-------|
| T <sub>PKGSKEW</sub> | Package Skew <sup>(1)</sup> |                 | RF1157  | 239   | ps    |
|                      |                             | XQ7VX690T       | RF1158  | 217   | ps    |
|                      |                             | AQ7 V A 0 9 0 1 | RF1761  | 284   | ps    |
|                      |                             |                 | RF1930  | 287   | ps    |
|                      |                             | XQ7VX980T       | RF1930  | 287   | ps    |

- 1. These values represent the worst-case skew between any two SelectIO resources in the package: shortest delay to longest delay from die pad to ball.
- 2. Package delay information is available for these device/package combinations. This information can be used to deskew the package.



## **GTX Transceiver Specifications**

## **GTX Transceiver DC Input and Output Levels**

Table 53 summarizes the DC specifications of the GTX transceivers in Virtex-7 T and XT FPGAs. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 53: GTX Transceiver DC Specifications

| Symbol               | DC Parameter                                 | Conditions                                         | Min  | Тур                         | Max                  | Units |
|----------------------|----------------------------------------------|----------------------------------------------------|------|-----------------------------|----------------------|-------|
| DV <sub>PPOUT</sub>  | Differential peak-to-peak output voltage (1) | Transmitter output swing is set to maximum setting | 1000 | _                           | _                    | mV    |
| V <sub>CMOUTDC</sub> | DC common mode output voltage.               | Equation based                                     | \    | MGTAVTT - DV <sub>PPC</sub> | ouT/4                | mV    |
| R <sub>OUT</sub>     | Differential output resistance               | ,                                                  | _    | 100                         | _                    | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and             | d TXN) intra-pair skew                             | _    | 2                           | 12                   | ps    |
|                      | Differential peak-to-peak input              | >10.3125 Gb/s                                      | 150  | _                           | 1250                 | mV    |
| DV <sub>PPIN</sub>   | voltage (external AC coupled)                | 6.6 Gb/s to 10.3125 Gb/s                           | 150  | _                           | 1250                 | mV    |
|                      |                                              | ≤ 6.6 Gb/s                                         | 150  | _                           | 2000                 | mV    |
| V <sub>IN</sub>      | Single-ended input voltage <sup>(2)</sup>    | DC coupled V <sub>MGTAVTT</sub> = 1.2V             | -200 | _                           | V <sub>MGTAVTT</sub> | mV    |
| V <sub>CMIN</sub>    | Common mode input voltage                    | DC coupled V <sub>MGTAVTT</sub> = 1.2V             | _    | 2/3 V <sub>MGTAVTT</sub>    | _                    | mV    |
| R <sub>IN</sub>      | Differential input resistance                |                                                    | _    | 100                         | _                    | Ω     |
| C <sub>EXT</sub>     | Recommended external AC cou                  | pling capacitor <sup>(3)</sup>                     | -    | 100                         | _                    | nF    |

#### Notes:

- 1. The output swing and preemphasis levels are programmable using the attributes discussed in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476), and can result in values lower than reported in this table.
- 2. Voltage measured at the pin referenced to ground.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.



Figure 3: Single-Ended Peak-to-Peak Voltage



Figure 4: Differential Peak-to-Peak Voltage

**Note:** In Figure 4, differential peak-to-peak voltage = single-ended peak-to-peak voltage x 2.



Table 54 summarizes the DC specifications of the clock input of the GTX transceiver. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 54: GTX Transceiver Clock DC Input Level Specification

| Symbol             | DC Parameter                            |     | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 250 | _   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           |     | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 100 | _    | nF    |

## **GTX Transceiver Switching Characteristics**

Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further information.

Table 55: GTX Transceiver Performance

| Oh-al                                                                                                                                                                                                                                                                                                                                                                     | Description                                    | Outrant Divides |                | Speed Grade       |                       | 11      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------|----------------|-------------------|-----------------------|---------|
| Symbol                                                                                                                                                                                                                                                                                                                                                                    | Description                                    | Output Divider  | -3/-2G         | -2/-2L            | -1/-1M <sup>(1)</sup> | - Units |
| F <sub>GTXMAX</sub> <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                        | Maximum GTX transceiver                        | data rate       | 12.5           | 10.3125           | 8.0                   | Gb/s    |
| F <sub>GTXMIN</sub> <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                        | Minimum GTX transceiver of                     | lata rate       | 0.500          | 0.500             | 0.500                 | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 1               |                | 3.2-6.6           |                       | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 2               |                | 1.6–3.3           |                       | Gb/s    |
| F <sub>GTXCRANGE</sub>                                                                                                                                                                                                                                                                                                                                                    | CPLL line rate range                           | 4               |                | 0.8–1.65          |                       | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 8               |                | 0.5-0.825         |                       | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 16              |                | N/A               |                       | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           | QPLL line rate range 1                         | 1               | 5.93-8.0       | 5.93-8.0          | 5.93-8.0              | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 2               | 2.965-4.0      | 2.965-4.0         | 2.965-4.0             | Gb/s    |
| F <sub>GTXQRANGE1</sub>                                                                                                                                                                                                                                                                                                                                                   |                                                | 4               | 1.4825–2.0     | 1.4825–2.0        | 1.4825–2.0            | Gb/s    |
| F <sub>GTXQRANGE1</sub>                                                                                                                                                                                                                                                                                                                                                   |                                                | 8               | 0.74125-1.0    | 0.74125-1.0       | 0.74125-1.0           | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 16              | N/A            | N/A               | N/A                   | Gb/s    |
| FGTXCRANGE  CPLL line rate range  4  8  16  16  PGTXQRANGE1  QPLL line rate range 1  QPLL line rate range 1  4  1 5.93-8.0  2 2.965-4.0  2 2.965-4.0  2 2.965-4.0  1 1.4825-2.0  1 8 0.74125-1.0  0.16  N/A  1 9.8-12.5  9.10  2 4.9-6.25  4 2.45-3.125  2.44  8 1.225-1.5625  1.22  16 0.6125-0.78125  0.612  FGCPLLRANGE  GTX transceiver CPLL frequency range  1.6-3.3 | 9.8–10.3125                                    | N/A             | Gb/s           |                   |                       |         |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 2               | 4.9-6.25       | 4.9–5.15625       | N/A                   | Gb/s    |
| F <sub>GTXQRANGE2</sub>                                                                                                                                                                                                                                                                                                                                                   | QPLL line rate range 2 <sup>(3)</sup>          | 4               | 2.45–3.125     | 2.45–2.578125     | N/A                   | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 8               | 1.225-1.5625   | 1.225-1.2890625   | N/A                   | Gb/s    |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                | 16              | 0.6125-0.78125 | 0.6125-0.64453125 | N/A                   | Gb/s    |
| F <sub>GCPLLRANGE</sub>                                                                                                                                                                                                                                                                                                                                                   | GTX transceiver CPLL frequ                     | uency range     | 1.6–3.3        | 1.6–3.3           | 1.6–3.3               | GHz     |
| F <sub>GQPLLRANGE1</sub>                                                                                                                                                                                                                                                                                                                                                  | GTX transceiver QPLL frequency                 | uency range 1   | 5.93-8.0       | 5.93-8.0          | 5.93-8.0              | GHz     |
| F <sub>GQPLLRANGE2</sub>                                                                                                                                                                                                                                                                                                                                                  | QPLL line rate range 2 <sup>(3)</sup> 4  8  16 |                 | 9.8–12.5       | 9.8–10.3125       | N/A                   | GHz     |

- The -1 speed grade requires a 4-byte internal data width for operation above 5.0 Gb/s. A -1 speed grade with V<sub>CCINT</sub> = 0.9V, as described in the Lowering Power using the Voltage Identification Bit application note (XAPP555), requires a 4-byte internal data width for operation above 3.8 Gb/s.
- 2. Data rates between 8.0 Gb/s and 9.8 Gb/s are not available.
- 3. For QPLL line rate range 2, the maximum line rate with the divider N set to 66 is 10.3125Gb/s.

Table 56: GTX Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                 | Description                 | S      | peed Grad |        | Units  |
|------------------------|-----------------------------|--------|-----------|--------|--------|
| Symbol                 | Description                 | -3/-2G | -2/-2L    | -1/-1M | Ullits |
| F <sub>GTXDRPCLK</sub> | GTXDRPCLK maximum frequency | 175.01 | 175.01    | 156.25 | MHz    |



## Table 57: GTX Transceiver Reference Clock Switching Characteristics

| Symbol             | Description                          | Conditions             | All Speed Grades |     | ades | Heite   |
|--------------------|--------------------------------------|------------------------|------------------|-----|------|---------|
|                    | Description                          | Conditions             | Min              | Тур | Max  | - Units |
| Г                  | GCLK Reference clock frequency range | -3 speed grade         | 60               | _   | 700  | MHz     |
| FGCLK              |                                      | All other speed grades | 60               | _   | 670  | MHz     |
| T <sub>RCLK</sub>  | Reference clock rise time            | 20% - 80%              | _                | 200 | _    | ps      |
| T <sub>FCLK</sub>  | Reference clock fall time            | 80% – 20%              | _                | 200 | _    | ps      |
| T <sub>DCREF</sub> | Reference clock duty cycle           | Transceiver PLL only   | 40               | 50  | 60   | %       |



Figure 5: Reference Clock Timing Parameters

Table 58: GTX Transceiver PLL/Lock Time Adaptation

| Symbol            | Description                                                                                             | Conditions                                                                                       | All Speed Grades |        |                      | Units  |
|-------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|--------|----------------------|--------|
| Syllibol          | Description                                                                                             | Conditions                                                                                       | Min              | Тур    | Max                  | Ullits |
| T <sub>LOCK</sub> | Initial PLL lock                                                                                        |                                                                                                  | -                | _      | 1                    | ms     |
| T                 | Clock recovery phase acquisition and adaptation time for decision feedback equalizer (DFE).             | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data | _                | 50,000 | 37 x10 <sup>6</sup>  | UI     |
| DLOCK             | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled. | recovery (CDR) to the data present at the input.                                                 | _                | 50,000 | 2.3 x10 <sup>6</sup> | UI     |



Table 59: GTX Transceiver User Clock Switching Characteristics (1)(2)

| Symbol             | Description                                    | Data Width        | Conditions         | S                     | peed Grad             | le                    | Units  |
|--------------------|------------------------------------------------|-------------------|--------------------|-----------------------|-----------------------|-----------------------|--------|
| Symbol             | Description                                    | Internal Logic    | Interconnect Logic | -3/-2G <sup>(3)</sup> | -2/-2L <sup>(3)</sup> | -1/-1M <sup>(4)</sup> | Ullits |
| F <sub>TXOUT</sub> | TXOUTCLK maximum frequency                     |                   |                    | 412.500               | 412.500               | 312.500               | MHz    |
| F <sub>RXOUT</sub> | RXOUTCLK maximum frequency                     |                   |                    | 412.500               | 412.500               | 312.500               | MHz    |
| Е                  | F <sub>TXIN</sub> TXUSRCLK maximum frequency   | 16-bit            | 16-bit and 32-bit  | 412.500               | 412.500               | 312.500               | MHz    |
| F <sub>TXIN</sub>  | TAOSHOLK maximum nequency                      | 32-bit            | 32-bit             | 390.625               | 322.266               | 250.000               | MHz    |
| E                  | DVI ICDCI I/ manifesture from the sure and the | 16-bit            | 16-bit and 32-bit  | 412.500               | 412.500               | 312.500               | MHz    |
| F <sub>RXIN</sub>  | RXUSRCLK maximum frequency                     | 32-bit            | 32-bit             | 390.625               | 322.266               | 250.000               | MHz    |
|                    |                                                | 16-bit            | 16-bit             | 412.500               | 412.500               | 312.500               | MHz    |
| F <sub>TXIN2</sub> | TXUSRCLK2 maximum frequency                    | 16-bit and 32-bit | 32-bit             | 390.625               | 322.266               | 250.000               | MHz    |
|                    |                                                | 32-bit            | 64-bit             | 195.313               | 161.133               | 125.000               | MHz    |
|                    |                                                | 16-bit            | 16-bit             | 412.500               | 412.500               | 312.500               | MHz    |
| F <sub>RXIN2</sub> | RXUSRCLK2 maximum frequency                    | 16-bit and 32-bit | 32-bit             | 390.625               | 322.266               | 250.000               | MHz    |
|                    |                                                | 32-bit            | 64-bit             | 195.313               | 161.133               | 125.000               | MHz    |

- 1. Clocking must be implemented as described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 2. These frequencies are not supported for all possible transceiver configurations.
- 3. For speed grades -3, -2, -2L, and -2G, a 16-bit datapath can only be used for speeds less than 6.6 Gb/s.
- For speed grade -1, a 16-bit datapath can only be used for speeds less than 5.0 Gb/s. For speed grade -1C with V<sub>CCINT</sub> = 0.9V, as described in the Lowering Power using the Voltage Identification Bit application note (XAPP555), a 16-bit datapath can only be used for speeds less than 3.8 Gb/s.

Table 60: GTX Transceiver Transmitter Switching Characteristics

| Symbol                       | Description                            | Condition    | Min   | Тур | Max                 | Units |
|------------------------------|----------------------------------------|--------------|-------|-----|---------------------|-------|
| F <sub>GTXTX</sub>           | Serial data rate range                 |              | 0.500 | _   | F <sub>GTXMAX</sub> | Gb/s  |
| T <sub>RTX</sub>             | TX rise time                           | 20%–80%      | _     | 40  | _                   | ps    |
| T <sub>FTX</sub>             | TX fall time                           | 80%–20%      | _     | 40  | _                   | ps    |
| T <sub>LLSKEW</sub>          | TX lane-to-lane skew <sup>(1)</sup>    | ,            | _     | _   | 500                 | ps    |
| V <sub>TXOOBVDPP</sub>       | Electrical idle amplitude              |              | _     | _   | 15                  | mV    |
| T <sub>TXOOBTRANSITION</sub> | Electrical idle transition time        |              | _     | -   | 140                 | ns    |
| TJ <sub>12.5</sub>           | Total jitter <sup>(2)(4)</sup>         | 12.5 Gb/s    | _     | -   | 0.28                | UI    |
| DJ <sub>12.5</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 12.5 Gb/S    | _     | -   | 0.17                | UI    |
| TJ <sub>11.18</sub>          | Total jitter <sup>(2)(4)</sup>         | 11.18 Gb/s   | _     | -   | 0.28                | UI    |
| DJ <sub>11.18</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 11.16 GD/S   | _     | -   | 0.17                | UI    |
| TJ <sub>10.3125</sub>        | Total jitter <sup>(2)(4)</sup>         | 10.3125 Gb/s | _     | -   | 0.28                | UI    |
| DJ <sub>10.3125</sub>        | Deterministic jitter <sup>(2)(4)</sup> | 10.3125 Gb/S | _     | -   | 0.17                | UI    |
| TJ <sub>9.953</sub>          | Total jitter <sup>(2)(4)</sup>         | 9.953 Gb/s   | _     | -   | 0.28                | UI    |
| DJ <sub>9.953</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 9.953 GD/S   | _     | -   | 0.17                | UI    |
| TJ <sub>9.8</sub>            | Total jitter <sup>(2)(4)</sup>         | 9.8 Gb/s     | _     | -   | 0.28                | UI    |
| DJ <sub>9.8</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 9.6 Gb/S     | _     | -   | 0.17                | UI    |
| TJ <sub>8.0</sub>            | Total jitter <sup>(2)(4)</sup>         | 0.0 Ch/c     | _     | -   | 0.30                | UI    |
| DJ <sub>8.0</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 8.0 Gb/s     | _     | -   | 0.15                | UI    |
| TJ <sub>6.6_QPLL</sub>       | Total jitter <sup>(2)(4)</sup>         | 6.6.Ch/c     | _     | _   | 0.28                | UI    |
| DJ <sub>6.6_QPLL</sub>       | Deterministic jitter <sup>(2)(4)</sup> | 6.6 Gb/s     | _     | -   | 0.17                | UI    |



Table 60: GTX Transceiver Transmitter Switching Characteristics (Cont'd)

| Symbol                 | Description                            | Condition                | Min | Тур | Max  | Units |
|------------------------|----------------------------------------|--------------------------|-----|-----|------|-------|
| TJ <sub>6.6_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 6.6 Gb/s                 | _   | -   | 0.30 | UI    |
| DJ <sub>6.6_CPLL</sub> | Deterministic jitter(3)(4)             | 0.0 Gb/S                 | _   | _   | 0.15 | UI    |
| TJ <sub>5.0</sub>      | Total jitter <sup>(3)(4)</sup>         | 5.0 Gb/s                 | _   | _   | 0.30 | UI    |
| DJ <sub>5.0</sub>      | Deterministic jitter(3)(4)             | 5.0 Gb/S                 | _   | _   | 0.15 | UI    |
| TJ <sub>4.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 4.0F.Ch/o                | _   | -   | 0.30 | UI    |
| DJ <sub>4.25</sub>     | Deterministic jitter(3)(4)             | 4.25 Gb/s                | _   | -   | 0.15 | UI    |
| TJ <sub>3.75</sub>     | Total jitter <sup>(3)(4)</sup>         | 0.75 Ch/o                | _   | -   | 0.30 | UI    |
| DJ <sub>3.75</sub>     | Deterministic jitter(3)(4)             | 3.75 Gb/s                | _   | -   | 0.15 | UI    |
| TJ <sub>3.20</sub>     | Total jitter <sup>(3)(4)</sup>         | 2.20 Ch/a(5)             | _   | -   | 0.20 | UI    |
| DJ <sub>3.20</sub>     | Deterministic jitter(3)(4)             | 3.20 Gb/s <sup>(5)</sup> | _   | -   | 0.10 | UI    |
| TJ <sub>3.20L</sub>    | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(6)</sup> | _   | -   | 0.32 | UI    |
| DJ <sub>3.20L</sub>    | Deterministic jitter(3)(4)             | 3.20 GD/S(0)             | _   | -   | 0.16 | UI    |
| TJ <sub>2.5</sub>      | Total jitter <sup>(3)(4)</sup>         | 2.5 Gb/s <sup>(7)</sup>  | _   | -   | 0.20 | UI    |
| DJ <sub>2.5</sub>      | Deterministic jitter(3)(4)             | 2.5 GD/S(*/              | _   | -   | 0.08 | UI    |
| TJ <sub>1.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 1.05.05/5(8)             | _   | -   | 0.15 | UI    |
| DJ <sub>1.25</sub>     | Deterministic jitter <sup>(3)(4)</sup> | 1.25 Gb/s <sup>(8)</sup> | _   | _   | 0.06 | UI    |
| TJ <sub>500</sub>      | Total jitter <sup>(3)(4)</sup>         | 500 Mb/s                 | _   | _   | 0.10 | UI    |
| DJ <sub>500</sub>      | Deterministic jitter <sup>(3)(4)</sup> | 500 Mb/s                 | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to 12 consecutive transmitters (three fully populated GTX Quads).
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of 1e<sup>-12</sup>.
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 1.6 GHz and TXOUT\_DIV = 1.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 8. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.



Table 61: GTX Transceiver Receiver Switching Characteristics

| Symbol                    | Desc                                             | ription                             | Min   | Тур | Max                 | Units |
|---------------------------|--------------------------------------------------|-------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTXRX</sub>        | Serial data rate                                 |                                     | 0.500 | _   | F <sub>GTXMAX</sub> | Gb/s  |
| T <sub>RXELECIDLE</sub>   | Time for RXELECIDLE to respor                    | nd to loss or restoration of data   | _     | 10  | _                   | ns    |
| RX <sub>OOBVDPP</sub>     | OOB detect threshold peak-to-pe                  | eak                                 | 60    | _   | 150                 | mV    |
| RX <sub>SST</sub>         | Receiver spread-spectrum tracking <sup>(1)</sup> | Modulated @ 33 kHz                  | -5000 | -   | 0                   | ppm   |
| RX <sub>RL</sub>          | Run length (CID)                                 |                                     | _     | _   | 512                 | UI    |
|                           | Data/REFCLK PPM offset                           | Bit rates ≤ 6.6 Gb/s                | -1250 | _   | 1250                | ppm   |
| RX <sub>PPMTOL</sub>      | tolerance                                        | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s | -700  | -   | 700                 | ppm   |
|                           |                                                  | Bit rates > 8.0 Gb/s                | -200  | -   | 200                 | ppm   |
| SJ Jitter Tolerance       | (2)                                              |                                     |       |     |                     |       |
| JT_SJ <sub>12.5</sub>     | Sinusoidal jitter (QPLL)(3)                      | 12.5 Gb/s                           | 0.3   | -   | -                   | UI    |
| JT_SJ <sub>11.18</sub>    | Sinusoidal jitter (QPLL)(3)                      | 11.18 Gb/s                          | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>10.32</sub>    | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 10.32 Gb/s                          | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>9.95</sub>     | Sinusoidal jitter (QPLL)(3)                      | 9.95 Gb/s                           | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>9.8</sub>      | Sinusoidal jitter (QPLL)(3)                      | 9.8 Gb/s                            | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>8.0</sub>      | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 8.0 Gb/s                            | 0.44  | _   | -                   | UI    |
| JT_SJ <sub>6.6_QPLL</sub> | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 6.6 Gb/s                            | 0.48  | -   | _                   | UI    |
| JT_SJ <sub>6.6_CPLL</sub> | Sinusoidal jitter (CPLL)(3)                      | 6.6 Gb/s                            | 0.44  | -   | _                   | UI    |
| JT_SJ <sub>5.0</sub>      | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 5.0 Gb/s                            | 0.44  | -   | _                   | UI    |
| JT_SJ <sub>4.25</sub>     | Sinusoidal jitter (CPLL)(3)                      | 4.25 Gb/s                           | 0.44  | -   | _                   | UI    |
| JT_SJ <sub>3.75</sub>     | Sinusoidal jitter (CPLL)(3)                      | 3.75 Gb/s                           | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.2</sub>      | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 3.2 Gb/s <sup>(4)</sup>             | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>3.2L</sub>     | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(5)</sup>             | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>2.5</sub>      | Sinusoidal jitter (CPLL)(3)                      | 2.5 Gb/s <sup>(6)</sup>             | 0.5   | -   | _                   | UI    |
| JT_SJ <sub>1.25</sub>     | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 1.25 Gb/s <sup>(7)</sup>            | 0.5   | _   | _                   | UI    |
| JT_SJ <sub>500</sub>      | Sinusoidal jitter (CPLL)(3)                      | 500 Mb/s                            | 0.4   | -   | _                   | UI    |
| SJ Jitter Tolerance       | with Stressed Eye <sup>(2)</sup>                 |                                     |       |     |                     |       |
| JT_TJSE <sub>3.2</sub>    | T-1-1::11(0)                                     | 3.2 Gb/s                            | 0.70  | _   | _                   | UI    |
| JT_TJSE <sub>6.6</sub>    | Total jitter with stressed eye <sup>(8)</sup>    | 6.6 Gb/s                            | 0.70  | _   | _                   | UI    |
| JT_SJSE <sub>3.2</sub>    | Sinusoidal jitter with stressed                  | 3.2 Gb/s                            | 0.1   | _   | _                   | UI    |
| JT_SJSE <sub>6.6</sub>    | eye <sup>(8)</sup>                               | 6.6 Gb/s                            | 0.1   | _   | _                   | UI    |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $1e^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 1.6 GHz and RXOUT\_DIV = 1.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 8. Composite jitter with RX in LPM or DFE mode.



## **GTX Transceiver Protocol Jitter Characteristics**

For Table 62 through Table 67, the 7 Series FPGAs GTX/GTH Transceiver User Guide (<u>UG476</u>) contains recommended settings for optimal usage of protocol specific characteristics.

Table 62: Gigabit Ethernet Protocol Characteristics (GTX Transceivers)

| Description                                               | Line Rate (Mb/s) | Min   | Max  | Units |  |  |  |  |
|-----------------------------------------------------------|------------------|-------|------|-------|--|--|--|--|
| Gigabit Ethernet Transmitter Jitter Generation            |                  |       |      |       |  |  |  |  |
| Total transmitter jitter (T_TJ)                           | 1250             | -     | 0.24 | UI    |  |  |  |  |
| Gigabit Ethernet Receiver High Frequency Jitter Tolerance |                  |       |      |       |  |  |  |  |
| Total receiver jitter tolerance                           | 1250             | 0.749 | _    | UI    |  |  |  |  |

### Table 63: XAUI Protocol Characteristics (GTX Transceivers)

| Description                                   | Line Rate (Mb/s) | Min  | Max  | Units |  |  |  |
|-----------------------------------------------|------------------|------|------|-------|--|--|--|
| XAUI Transmitter Jitter Generation            |                  |      |      |       |  |  |  |
| Total transmitter jitter (T_TJ)               | 3125             | _    | 0.35 | U     |  |  |  |
| XAUI Receiver High Frequency Jitter Tolerance |                  |      |      |       |  |  |  |
| Total receiver jitter tolerance               | 3125             | 0.65 | _    | UI    |  |  |  |

## Table 64: PCI Express Protocol Characteristics (GTX Transceivers)(1)

| Standard                                  | Descrip                              | tion                    | Line Rate (Mb/s) | Min    | Max   | Units |  |
|-------------------------------------------|--------------------------------------|-------------------------|------------------|--------|-------|-------|--|
| PCI Express Transmitter Jitter Generation |                                      |                         |                  |        |       |       |  |
| PCI Express Gen 1                         | Total transmitter jitter             | tal transmitter jitter  |                  | -      | 0.25  | UI    |  |
| PCI Express Gen 2                         | Total transmitter jitter             | otal transmitter jitter |                  | _      | 0.25  | UI    |  |
| PCI Express Gen 3                         | Total transmitter jitter unc         | orrelated               | 9000             | _      | 31.25 | ps    |  |
|                                           | Deterministic transmitter j          | itter uncorrelated      | 8000             | _      | 12    | ps    |  |
| PCI Express Receiver High                 | Frequency Jitter Tolerar             | nce                     |                  |        |       |       |  |
| PCI Express Gen 1                         | Total receiver jitter tolerar        | nce                     | 2500             | 0.65   | -     | UI    |  |
| PCI Express Gen 2 <sup>(2)</sup>          | Receiver inherent timing e           | error                   | E000             | 0.40   | _     | UI    |  |
| POI Express Gen 2(-)                      | Receiver inherent determ             | tter jitter             | UI               |        |       |       |  |
|                                           |                                      | 0.03 MHz-1.0 MHz        |                  | 1.00   | _     | UI    |  |
| PCI Express Gen 3                         | Receiver sinusoidal jitter tolerance | 1.0 MHz-10 MHz          | 8000             | Note 3 | _     | UI    |  |
|                                           |                                      | 10 MHz-100 MHz          |                  | 0.10   | _     | UI    |  |

- 1. Tested per card electromechanical (CEM) methodology.
- 2. Using common REFCLK.
- 3. Between 1 MHz and 10 MHz the minimum sinusoidal jitter roll-off with a slope of 20dB/decade.



Table 65: CEI-6G and CEI-11G Protocol Characteristics (GTX Transceivers)

| Description                                    | Line Rate (Mb/s)     | Interface     | Min   | Max | Units |
|------------------------------------------------|----------------------|---------------|-------|-----|-------|
| CEI-6G Transmitter Jitter Gene                 | ration               |               |       |     |       |
| Total transmitter jitter <sup>(1)</sup>        | 4976–6375            | CEI-6G-SR     | _     | 0.3 | UI    |
| rotal transmitter jitter                       | 4970-0375            | CEI-6G-LR     | _     | 0.3 | UI    |
| CEI-6G Receiver High Frequen                   | cy Jitter Tolerance  |               | ·     |     | *!    |
| Total receiver jitter tolerance <sup>(1)</sup> | 4976–6375            | CEI-6G-SR     | 0.6   | _   | UI    |
| rotal receiver jitter tolerance.               | 4970-0375            | CEI-6G-LR     | 0.95  | _   | UI    |
| CEI-11G Transmitter Jitter Gen                 | eration              |               |       |     |       |
| Total transmitter jitter <sup>(2)</sup>        | 9950–11100           | CEI-11G-SR    | _     | 0.3 | UI    |
| rotal transmitter jitter—                      | 9930-11100           | CEI-11G-LR/MR | _     | 0.3 | UI    |
| CEI-11G Receiver High Freque                   | ncy Jitter Tolerance |               |       |     |       |
|                                                |                      | CEI-11G-SR    | 0.65  | _   | UI    |
| Total receiver jitter tolerance <sup>(2)</sup> | 9950-11100           | CEI-11G-MR    | 0.65  | _   | UI    |
|                                                |                      | CEI-11G-LR    | 0.825 | _   | UI    |

- 1. Tested at most commonly used line rate of 6250 Mb/s using 390.625 MHz reference clock.
- 2. Tested at line rate of 9950 Mb/s using 155.46875 MHz reference clock and 11100 Mb/s using 173.4375 MHz reference clock.

Table 66: SFP+ Protocol Characteristics (GTX Transceivers)

| Description                              | Line Rate (Mb/s)       | Min | Max  | Units |
|------------------------------------------|------------------------|-----|------|-------|
| SFP+ Transmitter Jitter Generation       |                        |     |      |       |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total transmitter jitter                 | 10312.50               | _   | 0.28 | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |
| SFP+ Receiver Frequency Jitter Tolerance | 9                      | ,   |      |       |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total receiver jitter tolerance          | 10312.50               | 0.7 | _    | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |

## Notes:

1. Line rated used for CPRI over SFP+ applications.



Table 67: CPRI Protocol Characteristics (GTX Transceivers)

| Description                                                                | Line Rate (Mb/s) | Min    | Max    | Units |
|----------------------------------------------------------------------------|------------------|--------|--------|-------|
| CPRI Transmitter Jitter Generation                                         |                  |        |        |       |
| PRI Transmitter Jitter Generation  PRI Receiver Frequency Jitter Tolerance | 614.4            | _      | 0.35   | UI    |
|                                                                            | 1228.8           | _      | 0.35   | UI    |
|                                                                            | 2457.6           | _      | 0.35   | UI    |
| Total transmitter jitter                                                   | 3072.0           | -      | 0.35   | UI    |
|                                                                            | 4915.2           | _      | 0.3    | UI    |
|                                                                            | 6144.0           | -      | 0.3    | UI    |
|                                                                            | 9830.4           | -      | Note 1 | UI    |
| CPRI Receiver Frequency Jitter Tolerance                                   |                  |        |        |       |
|                                                                            | 614.4            | 0.65   | _      | UI    |
|                                                                            | 1228.8           | 0.65   | _      | UI    |
|                                                                            | 2457.6           | 0.65   | _      | UI    |
| Total receiver jitter tolerance                                            | 3072.0           | 0.65   | _      | UI    |
|                                                                            | 4915.2           | 0.95   | _      | UI    |
|                                                                            | 6144.0           | 0.95   | _      | UI    |
|                                                                            | 9830.4           | Note 1 | _      | UI    |

1. Tested per SFP+ specification, see Table 66.



# **GTH Transceiver Specifications**

## **GTH Transceiver DC Input and Output Levels**

Table 68 summarizes the DC specifications of the GTH transceivers in Virtex-7 T and XT FPGAs. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 68: GTH Transceiver DC Specifications

| Symbol               | DC Parameter                                 | Conditions                              | Min  | Тур                                      | Max                  | Units |
|----------------------|----------------------------------------------|-----------------------------------------|------|------------------------------------------|----------------------|-------|
|                      | Differential peak-to-peak input              | >10.3125 Gb/s                           | 150  | _                                        | 1250                 | mV    |
| DV <sub>PPIN</sub>   | voltage (external AC coupled)                | 6.6 Gb/s to 10.3125 Gb/s                | 150  | _                                        | 1250                 | mV    |
|                      |                                              | ≤ 6.6 Gb/s                              | 150  | _                                        | 2000                 | mV    |
| V <sub>IN</sub>      | Single-ended input voltage <sup>(1)</sup>    | DC coupled V <sub>MGTAVTT</sub> = 1.2V  | -400 | -                                        | V <sub>MGTAVTT</sub> | mV    |
| V <sub>CMIN</sub>    | Common mode input voltage                    | DC coupled V <sub>MGTAVTT</sub> = 1.2V  | _    | 2/3 V <sub>MGTAVTT</sub>                 | _                    | mV    |
| DV <sub>PPOUT</sub>  | Differential peak-to-peak output voltage (2) | Transmitter output swing is set to 1010 | 800  | _                                        | _                    | mV    |
| V <sub>CMOUTDC</sub> | Common mode output voltage: DC coupled       | Equation based                          | \    | MGTAVTT - DV <sub>PPC</sub>              | out/4                | mV    |
| V <sub>CMOUTAC</sub> | Common mode output voltage:<br>AC coupled    | Equation based                          | ١    | V <sub>MGTAVTT</sub> – DV <sub>PPC</sub> | <sub>OUT</sub> /2    | mV    |
| R <sub>IN</sub>      | Differential input resistance                | ,                                       | -    | 100                                      | _                    | Ω     |
| R <sub>OUT</sub>     | Differential output resistance               |                                         | _    | 100                                      | _                    | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and             | d TXN) intra-pair skew                  | _    | _                                        | 10                   | ps    |
| C <sub>EXT</sub>     | Recommended external AC cou                  | pling capacitor <sup>(3)</sup>          | _    | 100                                      | _                    | nF    |

- 1. Voltage measured at the pin referenced to ground.
- 2. The output swing and preemphasis levels are programmable using the attributes discussed in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476), and can result in values lower than reported in this table.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.



Figure 6: Single-Ended Peak-to-Peak Voltage



Figure 7: Differential Peak-to-Peak Voltage

**Note:** In Figure 7, differential peak-to-peak voltage = single-ended peak-to-peak voltage x 2.

Table 69 summarizes the DC specifications of the clock input of the GTH transceiver. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 69: GTH Transceiver Clock DC Input Level Specification

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 350 | _   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | _   | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 100 | _    | nF    |

## **GTH Transceiver Switching Characteristics**

Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further information.

Table 70: GTH Transceiver Performance

| 0 1                     | Daniel de Mari           | 0 1 2 1 1 2 1 1 2 2 |                  | Speed Grade      |                          |       |
|-------------------------|--------------------------|---------------------|------------------|------------------|--------------------------|-------|
| Symbol                  | Description              | Output Divider      | -3E/-2GE         | -2(C/I)/-2LE     | -1(C/I/M) <sup>(1)</sup> | Units |
| F <sub>GTHMAX</sub>     | Maximum GTH transceive   | er data rate        | 13.1             | 11.3             | 8.5                      | Gb/s  |
| F <sub>GTHMIN</sub>     | Minimum GTH transceive   | r data rate         | 0.500            | 0.500            | 0.500                    | Gb/s  |
|                         |                          | 1                   | 3.2–1            | 0.3125           | 3.2-8.0                  | Gb/s  |
|                         |                          | 2                   | 1.6-             | -5.16            | 1.6–4.0                  | Gb/s  |
| F <sub>GTHCRANGE</sub>  | CPLL line rate range     | 4                   | 0.8-             | -2.58            | 0.8–2.0                  | Gb/s  |
|                         |                          | 8                   | 0.5-             | -1.29            | 0.5–1.0                  | Gb/s  |
|                         |                          | 16                  |                  | N/A              |                          | Gb/s  |
|                         |                          | 1                   | 8.0-11.85        | 8.0–11.3         | 8.0–8.5                  | Gb/s  |
|                         |                          | 2                   | 4.0-5.925        | 4.0-5.925        | 4.0-4.25                 | Gb/s  |
| F <sub>GTHQRANGE1</sub> | QPLL line rate range 1   | 4                   | 2.0-2.9625       | 2.0-2.9625       | 2.0-2.125                | Gb/s  |
|                         |                          | 8                   | 1.0-1.48125      | 1.0-1.48125      | 1.0-1.0625               | Gb/s  |
|                         |                          | 16                  | 0.5-0.740625     | 0.5-0.740625     | 0.5-0.53125              | Gb/s  |
|                         |                          | 1                   | 11.85–13.1       | N/A              | 1                        | Gb/s  |
|                         |                          | 2                   | 5.925-6.55       | 5.925-6.25       | N/A                      | Gb/s  |
| F <sub>GTHQRANGE2</sub> | QPLL line rate range 2   | 4                   | 2.9625-3.275     | 2.9625-3.125     | N/A                      | Gb/s  |
|                         |                          | 8                   | 1.48125-1.63     | 1.48125-1.5625   | N/A                      | Gb/s  |
|                         |                          | 16                  | 0.740625-0.81875 | 0.740625-0.78125 | N/A                      | Gb/s  |
| F <sub>GCPLLRANGE</sub> | GTH transceiver CPLL fre | equency range       | 1.6-             | -5.16            | 1.6-4.0                  | GHz   |



Table 70: GTH Transceiver Performance (Cont'd)

| Symbol                   | Description               | Output Divider |            | Speed Grade  |                          | Units |
|--------------------------|---------------------------|----------------|------------|--------------|--------------------------|-------|
| Symbol                   | Description               | Output Divider | -3E/-2GE   | -2(C/I)/-2LE | -1(C/I/M) <sup>(1)</sup> | Units |
| F <sub>GQPLLRANGE1</sub> | GTH transceiver QPLL free | luency range 1 | 8.0–11.85  | 8.0–11.85    | 8.0–8.5                  | GHz   |
| F <sub>GQPLLRANGE2</sub> | GTH transceiver QPLL free | luency range 2 | 11.85–13.1 | 11.85–12.5   | N/A                      | GHz   |

Table 71: GTH Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol Description     | Speed Grade                 |        |        |        |        |       |
|------------------------|-----------------------------|--------|--------|--------|--------|-------|
| Syllibol               | Description                 | -3/-2G | -2L    | -2     |        | Units |
| F <sub>GTHDRPCLK</sub> | GTHDRPCLK maximum frequency | 175.01 | 175.01 | 175.01 | 156.25 | MHz   |

Table 72: GTH Transceiver Reference Clock Switching Characteristics

| Symbol             | Description                     | Conditions           | Al  | Speed Gra | ades | Units |
|--------------------|---------------------------------|----------------------|-----|-----------|------|-------|
| ,                  | Description                     | Conditions           | Min | Тур       | Max  |       |
| F <sub>GCLK</sub>  | Reference clock frequency range |                      | 60  | -         | 820  | MHz   |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% – 80%            | _   | 200       | _    | ps    |
| T <sub>FCLK</sub>  | Reference clock fall time       | 80% – 20%            | -   | 200       | -    | ps    |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only | 40  | 50        | 60   | %     |



Figure 8: Reference Clock Timing Parameters

Table 73: GTH Transceiver PLL/Lock Time Adaptation

| Cumbal            | Description                                                                                             | Conditions                                                                                       | Min Typ Max  1  cocked to the his is the time it clock data  Min Typ Max  - 50,000 37 x10 <sup>6</sup> | Units  |                      |       |
|-------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------|----------------------|-------|
| Symbol            | Description                                                                                             | Conditions                                                                                       | Min                                                                                                    | Тур    | Max                  | Units |
| T <sub>LOCK</sub> | Initial PLL lock                                                                                        |                                                                                                  | -                                                                                                      | _      | 1                    | ms    |
| т                 | Clock recovery phase acquisition and adaptation time for decision feedback equalizer (DFE).             | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data | -                                                                                                      | 50,000 | 37 x10 <sup>6</sup>  | UI    |
| DLOCK             | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled. | recovery (CDR) to the data present at the input.                                                 | -                                                                                                      | 50,000 | 2.3 x10 <sup>6</sup> | UI    |

The -1 speed grade requires a 4-byte internal data width for operation above 5.0 Gb/s. A -1 speed grade with V<sub>CCINT</sub> = 0.9V, as described in the Lowering Power using the Voltage Identification Bit application note (XAPP555), requires a 4-byte internal data width for operation above 3.8 Gb/s.



Table 74: GTH Transceiver User Clock Switching Characteristics(1)

| Cumbal             | Description                    | Data Widt         | th Conditions      |                         | Speed Grade                 |                          | Units |
|--------------------|--------------------------------|-------------------|--------------------|-------------------------|-----------------------------|--------------------------|-------|
| Symbol             | Description                    | Internal Logic    | Interconnect Logic | -3E/-2GE <sup>(2)</sup> | -2(C/I)/-2LE <sup>(2)</sup> | -1(C/I/M) <sup>(3)</sup> | Units |
| F <sub>TXOUT</sub> | TXOUTCLK maximum fr            | equency           |                    | 412.500                 | 412.500                     | 312.500                  | MHz   |
| F <sub>RXOUT</sub> | RXOUTCLK maximum fr            | requency          |                    | 412.500                 | 412.500                     | 312.500                  | MHz   |
| Е                  | TXUSRCLK                       | 16-bit            | 16-bit and 32-bit  | 412.500                 | 412.500                     | 312.500                  | MHz   |
| F <sub>TXIN</sub>  | maximum frequency              | 32-bit            | 32-bit             | 409.375                 | 353.125                     | 265.625                  | MHz   |
| Е                  | RXUSRCLK maximum frequency     | 16-bit            | 16-bit and 32-bit  | 412.500                 | 412.500                     | 312.500                  | MHz   |
| F <sub>RXIN</sub>  |                                | 32-bit            | 32-bit             | 409.375                 | 353.125                     | 265.625                  | MHz   |
|                    |                                | 16-bit            | 16-bit             | 412.500                 | 412.500                     | 312.500                  | MHz   |
| F <sub>TXIN2</sub> | TXUSRCLK2<br>maximum frequency | 16-bit and 32-bit | 32-bit             | 409.375                 | 353.125                     | 265.625                  | MHz   |
|                    |                                | 32-bit            | 64-bit             | 204.688                 | 176.563                     | 132.813                  | MHz   |
|                    |                                | 16-bit            | 16-bit             | 412.500                 | 412.500                     | 312.500                  | MHz   |
| F <sub>RXIN2</sub> | RXUSRCLK2<br>maximum frequency | 16-bit and 32-bit | 32-bit             | 409.375                 | 353.125                     | 265.625                  | MHz   |
|                    | maximum nequency               | 32-bit            | 64-bit             | 204.688                 | 176.563                     | 132.813                  | MHz   |

- 1. Clocking must be implemented as described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 2. For speed grades -3E, -2GE, -2C, -2I, and -2LE, a 16-bit datapath can only be used for line rates less than 6.6 Gb/s.
- 3. For speed grade -1 with V<sub>CCINT</sub> = 0.9V, as described in the *Lowering Power using the Voltage Identification Bit* application note (XAPP555), a 16-bit datapath can only be used for line rates less than 3.8 Gb/s. For speed grade -1 with V<sub>CCINT</sub> = 1.0V, a 16-bit datapath can only be used for line rates less than 5.0 Gb/s.

Table 75: GTH Transceiver Transmitter Switching Characteristics

| Symbol                       | Description                            | Condition    | Min   | Тур | Max                 | Units |
|------------------------------|----------------------------------------|--------------|-------|-----|---------------------|-------|
| F <sub>GTHTX</sub>           | Serial data rate range                 | ,            | 0.500 | _   | F <sub>GTHMAX</sub> | Gb/s  |
| T <sub>RTX</sub>             | TX rise time                           | 20%-80%      | -     | 40  | _                   | ps    |
| T <sub>FTX</sub>             | TX fall time                           | 80%–20%      | _     | 40  | _                   | ps    |
| T <sub>LLSKEW</sub>          | TX lane-to-lane skew <sup>(1)</sup>    |              | _     | _   | 500                 | ps    |
| V <sub>TXOOBVDPP</sub>       | Electrical idle amplitude              |              | _     | _   | 15                  | mV    |
| T <sub>TXOOBTRANSITION</sub> | Electrical idle transition time        |              | _     | _   | 140                 | ns    |
| TJ <sub>13.1</sub>           | Total jitter <sup>(2)(4)</sup>         | 13.1 Gb/s    | _     | _   | 0.3                 | UI    |
| DJ <sub>13.1</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 13.1 Gb/S    | _     | _   | 0.17                | UI    |
| TJ <sub>12.5</sub>           | Total jitter <sup>(2)(4)</sup>         | 12.5 Gb/s    | _     | _   | 0.28                | UI    |
| DJ <sub>12.5</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 12.5 Gb/S    | _     | _   | 0.17                | UI    |
| TJ <sub>11.3</sub>           | Total jitter <sup>(2)(4)</sup>         | 11.3 Gb/s    | _     | _   | 0.28                | UI    |
| DJ <sub>11.3</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 11.3 GD/S    | _     | _   | 0.17                | UI    |
| TJ <sub>10.3125_QPLL</sub>   | Total jitter <sup>(2)(4)</sup>         | 10.3125 Gb/s | _     | _   | 0.28                | UI    |
| DJ <sub>10.3125_QPLL</sub>   | Deterministic jitter <sup>(2)(4)</sup> | 10.3125 Gb/S | _     | _   | 0.17                | UI    |
| TJ <sub>10.3125_CPLL</sub>   | Total jitter <sup>(3)(4)</sup>         | 10.3125 Gb/s | _     | _   | 0.33                | UI    |
| DJ <sub>10.3125_CPLL</sub>   | Deterministic jitter <sup>(3)(4)</sup> | 10.3125 Gb/S | _     | _   | 0.17                | UI    |
| TJ <sub>9.953</sub>          | Total jitter <sup>(2)(4)</sup>         | 0.052.Ch/s   | _     | _   | 0.28                | UI    |
| DJ <sub>9.953</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 9.953 Gb/s   | _     | _   | 0.17                | UI    |
| TJ <sub>9.8</sub>            | Total jitter <sup>(2)(4)</sup>         | 0.0.06/2     | _     | _   | 0.28                | UI    |
| DJ <sub>9.8</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 9.8 Gb/s     | _     | _   | 0.17                | UI    |



Table 75: GTH Transceiver Transmitter Switching Characteristics (Cont'd)

| Symbol                 | Description                            | Condition                | Min | Тур | Max  | Units |
|------------------------|----------------------------------------|--------------------------|-----|-----|------|-------|
| TJ <sub>8.0_QPLL</sub> | Total jitter <sup>(2)(4)</sup>         | 8.0 Gb/s                 | _   | _   | 0.28 | UI    |
| DJ <sub>8.0_QPLL</sub> | Deterministic jitter <sup>(2)(4)</sup> | 0.0 Gb/s                 | _   | _   | 0.17 | UI    |
| TJ <sub>8.0_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 8.0 Gb/s                 | _   | -   | 0.32 | UI    |
| DJ <sub>8.0_CPLL</sub> | Deterministic jitter <sup>(3)(4)</sup> | 0.0 Gb/S                 | _   | -   | 0.17 | UI    |
| TJ <sub>6.6_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 6.6 Gb/s                 | _   | -   | 0.30 | UI    |
| DJ <sub>6.6_CPLL</sub> | Deterministic jitter(3)(4)             | 0.6 Gb/S                 | _   | -   | 0.15 | UI    |
| TJ <sub>5.0</sub>      | Total jitter <sup>(3)(4)</sup>         | 5.0.Ch/o                 | _   | -   | 0.30 | UI    |
| DJ <sub>5.0</sub>      | Deterministic jitter <sup>(3)(4)</sup> | 5.0 Gb/s                 | _   | _   | 0.15 | UI    |
| TJ <sub>4.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 4.05.0b/c                | _   | _   | 0.30 | UI    |
| DJ <sub>4.25</sub>     | Deterministic jitter <sup>(3)(4)</sup> | 4.25 Gb/s                | _   | _   | 0.15 | UI    |
| TJ <sub>3.75</sub>     | Total jitter <sup>(3)(4)</sup>         | 0.75 Oh/o                | _   | _   | 0.30 | UI    |
| DJ <sub>3.75</sub>     | Deterministic jitter <sup>(3)(4)</sup> | 3.75 Gb/s                | _   | _   | 0.15 | UI    |
| TJ <sub>3.20</sub>     | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(5)</sup> | _   | -   | 0.2  | UI    |
| DJ <sub>3.20</sub>     | Deterministic jitter(3)(4)             | 3.20 Gb/S(0)             | _   | -   | 0.1  | UI    |
| TJ <sub>3.20L</sub>    | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(6)</sup> | _   | -   | 0.32 | UI    |
| DJ <sub>3.20L</sub>    | Deterministic jitter(3)(4)             | 3.20 Gb/S(0)             | _   | -   | 0.16 | UI    |
| TJ <sub>2.5</sub>      | Total jitter <sup>(3)(4)</sup>         | 2.5 Gb/s <sup>(7)</sup>  | _   | -   | 0.20 | UI    |
| DJ <sub>2.5</sub>      | Deterministic jitter(3)(4)             | 2.5 GD/S(*/              | _   | -   | 0.08 | UI    |
| TJ <sub>1.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 1.25 Gb/s <sup>(8)</sup> | _   | _   | 0.15 | UI    |
| DJ <sub>1.25</sub>     | Deterministic jitter(3)(4)             | 1.25 GD/S <sup>(0)</sup> | _   | _   | 0.06 | UI    |
| TJ <sub>500</sub>      | Total jitter <sup>(3)(4)</sup>         | 500 Mb/s                 | _   | _   | 0.1  | UI    |
| DJ <sub>500</sub>      | Deterministic jitter(3)(4)             | 500 MD/S                 | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to 12 consecutive transmitters (three fully populated GTH Quads).
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of 1e<sup>-12</sup>.
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 1.6 GHz and TXOUT\_DIV = 1.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 8. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.



Table 76: GTH Transceiver Receiver Switching Characteristics

| Symbol                      | Desc                                             | ription                                                       | Min   | Тур | Max                 | Units |
|-----------------------------|--------------------------------------------------|---------------------------------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTHRX</sub>          | Serial data rate                                 | Serial data rate                                              |       | _   | F <sub>GTHMAX</sub> | Gb/s  |
| T <sub>RXELECIDLE</sub>     | Time for RXELECIDLE to respor                    | Time for RXELECIDLE to respond to loss or restoration of data |       | 10  | _                   | ns    |
| RX <sub>OOBVDPP</sub>       | OOB detect threshold peak-to-pe                  | eak                                                           | 60    | -   | 150                 | mV    |
| RX <sub>SST</sub>           | Receiver spread-spectrum tracking <sup>(1)</sup> | Modulated @ 33 kHz                                            | -5000 | -   | 0                   | ppm   |
| RX <sub>RL</sub>            | Run length (CID)                                 |                                                               | _     | _   | 512                 | UI    |
|                             | Data/REFCLK PPM offset                           | Bit rates ≤ 6.6 Gb/s                                          | -1250 | _   | 1250                | ppm   |
| RX <sub>PPMTOL</sub>        | tolerance                                        | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s                           | -700  | _   | 700                 | ppm   |
|                             |                                                  | Bit rates > 8.0 Gb/s                                          | -200  | _   | 200                 | ppm   |
| SJ Jitter Tolerance         | 2)                                               | ,                                                             |       |     |                     |       |
| JT_SJ <sub>13.1</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 13.1 Gb/s                                                     | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>12.5</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 12.5 Gb/s                                                     | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>11.3</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 11.3 Gb/s                                                     | 0.3   | -   | _                   | UI    |
| JT_SJ <sub>10.32_QPLL</sub> | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 10.32 Gb/s                                                    | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>10.32_CPLL</sub> | Sinusoidal jitter (CPLL)(3)                      | 10.32 Gb/s                                                    | 0.3   | -   | _                   | UI    |
| JT_SJ <sub>9.8</sub>        | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 9.8 Gb/s                                                      | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>8.0_QPLL</sub>   | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 8.0 Gb/s                                                      | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>8.0_CPLL</sub>   | Sinusoidal jitter (CPLL)(3)                      | 8.0 Gb/s                                                      | 0.42  | -   | _                   | UI    |
| JT_SJ <sub>6.6_CPLL</sub>   | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 6.6 Gb/s                                                      | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>5.0</sub>        | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 5.0 Gb/s                                                      | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>4.25</sub>       | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 4.25 Gb/s                                                     | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.75</sub>       | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 3.75 Gb/s                                                     | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.2</sub>        | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 3.2 Gb/s <sup>(4)</sup>                                       | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>3.2L</sub>       | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(5)</sup>                                       | 0.45  | -   | _                   | UI    |
| JT_SJ <sub>2.5</sub>        | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 2.5 Gb/s <sup>(6)</sup>                                       | 0.5   | -   | _                   | UI    |
| JT_SJ <sub>1.25</sub>       | Sinusoidal jitter (CPLL)(3)                      | 1.25 Gb/s <sup>(7)</sup>                                      | 0.5   | -   | _                   | UI    |
| JT_SJ <sub>500</sub>        | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 500 Mb/s                                                      | 0.4   | _   | _                   | UI    |
| SJ Jitter Tolerance         | with Stressed Eye <sup>(2)</sup>                 |                                                               | -     |     | +                   | !     |
| JT_TJSE <sub>3.2</sub>      | Total iittar with atraggad ava (8)               | 3.2 Gb/s                                                      | 0.70  | _   | _                   | UI    |
| JT_TJSE <sub>6.6</sub>      | Total jitter with stressed eye <sup>(8)</sup>    | 6.6 Gb/s                                                      | 0.70  | _   | _                   | UI    |
| JT_SJSE <sub>3.2</sub>      | Sinusoidal jitter with stressed                  | 3.2 Gb/s                                                      | 0.1   | _   | _                   | UI    |
| JT_SJSE <sub>6.6</sub>      | eye <sup>(8)</sup>                               | 6.6 Gb/s                                                      | 0.1   | -   | _                   | UI    |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- All jitter values are based on a bit error ratio of 1e<sup>-12</sup>.
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 1.6 GHz and RXOUT\_DIV = 1.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 8. Composite jitter with RX in LPM or DFE mode.



## **GTH Transceiver Protocol Jitter Characteristics**

For Table 77 through Table 82, the 7 Series FPGAs GTX/GTH Transceiver User Guide (<u>UG476</u>)contains recommended settings for optimal usage of protocol specific characteristics.

Table 77: Gigabit Ethernet Protocol Characteristics (GTH Transceivers)

| Description                                               | Line Rate (Mb/s) | Min   | Max  | Units |  |  |
|-----------------------------------------------------------|------------------|-------|------|-------|--|--|
| Gigabit Ethernet Transmitter Jitter Generation            |                  |       |      |       |  |  |
| Total transmitter jitter (T_TJ)                           | 1250             | -     | 0.24 | UI    |  |  |
| Gigabit Ethernet Receiver High Frequency Jitter Tolerance |                  |       |      |       |  |  |
| Total receiver jitter tolerance                           | 1250             | 0.749 | _    | UI    |  |  |

### Table 78: XAUI Protocol Characteristics (GTH Transceivers)

| Description                              | Line Rate (Mb/s)                              | Min  | Max  | Units |  |  |
|------------------------------------------|-----------------------------------------------|------|------|-------|--|--|
| XAUI Transmitter Jitter Generation       |                                               |      |      |       |  |  |
| Total transmitter jitter (T_TJ)          | 3125                                          | _    | 0.35 | U     |  |  |
| XAUI Receiver High Frequency Jitter Tole | XAUI Receiver High Frequency Jitter Tolerance |      |      |       |  |  |
| Total receiver jitter tolerance          | 3125                                          | 0.65 | _    | UI    |  |  |

### Table 79: PCI Express Protocol Characteristics (GTH Transceivers)(1)

| Standard                                  | Description                          |                      | Line Rate (Mb/s)         | Min    | Max   | Units |  |  |  |
|-------------------------------------------|--------------------------------------|----------------------|--------------------------|--------|-------|-------|--|--|--|
| PCI Express Transmitter Jitter Generation |                                      |                      |                          |        |       |       |  |  |  |
| PCI Express Gen 1                         | Total transmitter jitter             |                      | 2500                     | -      | 0.25  | UI    |  |  |  |
| PCI Express Gen 2                         | Total transmitter jitter             |                      | 5000                     | _      | 0.25  | UI    |  |  |  |
| BCI Everence Con 2                        | Total transmitter jitter unc         | orrelated            | 8000                     | _      | 31.25 | ps    |  |  |  |
| PCI Express Gen 3                         | Deterministic transmitter j          | 8000                 | _                        | 12     | ps    |       |  |  |  |
| PCI Express Receiver High                 | Frequency Jitter Tolerar             | псе                  |                          |        |       |       |  |  |  |
| PCI Express Gen 1                         | Total receiver jitter tolerar        | nce                  | 2500                     | 0.65   | _     | UI    |  |  |  |
| DCI Everena Can O                         | Receiver inherent timing e           | error                | 5000                     | 0.40   | _     | UI    |  |  |  |
| PCI Express Gen 2                         | Receiver inherent determ             | inistic timing error | nistic timing error 5000 |        | _     | UI    |  |  |  |
|                                           |                                      | 0.03 MHz-1.0 MHz     | 8000                     | 1.00   | _     | UI    |  |  |  |
| PCI Express Gen 3                         | Receiver sinusoidal jitter tolerance | 1.0 MHz-10 MHz       |                          | Note 3 | _     | UI    |  |  |  |
|                                           |                                      | 10 MHz-100 MHz       |                          | 0.10   | _     | UI    |  |  |  |

- 1. Tested per card electromechanical (CEM) methodology.
- 2. Using common REFCLK.
- 3. Between 1 MHz and 10 MHz the minimum sinusoidal jitter roll-off with a slope of 20dB/decade.



Table 80: CEI-6G and CEI-11G Protocol Characteristics (GTH Transceivers)

| Description                                    | Line Rate (Mb/s)     | Interface     | Min   | Max | Units |  |  |  |  |  |  |
|------------------------------------------------|----------------------|---------------|-------|-----|-------|--|--|--|--|--|--|
| CEI-6G Transmitter Jitter Generation           |                      |               |       |     |       |  |  |  |  |  |  |
| Total transmitter litter(1)                    | 4976–6375            | CEI-6G-SR     | _     | 0.3 | UI    |  |  |  |  |  |  |
| Total transmitter jitter <sup>(1)</sup>        | 4970-0375            | CEI-6G-LR     | _     | 0.3 | UI    |  |  |  |  |  |  |
| CEI-6G Receiver High Frequen                   | cy Jitter Tolerance  |               | 1     | !   | !     |  |  |  |  |  |  |
| <b>T</b>                                       | 4076 6075            | CEI-6G-SR     | 0.6   | -   | UI    |  |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(1)</sup> | 4976–6375            | CEI-6G-LR     | 0.95  | _   | UI    |  |  |  |  |  |  |
| CEI-11G Transmitter Jitter Gen                 | eration              |               |       |     |       |  |  |  |  |  |  |
| Total transmitter jitter <sup>(2)</sup>        | 9950–11100           | CEI-11G-SR    | _     | 0.3 | UI    |  |  |  |  |  |  |
| rotal transmitter jitter                       | 9950-11100           | CEI-11G-LR/MR | _     | 0.3 | UI    |  |  |  |  |  |  |
| CEI-11G Receiver High Freque                   | ncy Jitter Tolerance |               |       |     |       |  |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(2)</sup> |                      | CEI-11G-SR    | 0.65  | _   | UI    |  |  |  |  |  |  |
|                                                | 9950-11100           | CEI-11G-MR    | 0.65  | -   | UI    |  |  |  |  |  |  |
|                                                |                      | CEI-11G-LR    | 0.825 | _   | UI    |  |  |  |  |  |  |

- 1. Tested at most commonly used line rate of 6250 Mb/s using 390.625 MHz reference clock.
- 2. Tested at line rate of 9950 Mb/s using 155.46875 MHz reference clock and 11100 Mb/s using 173.4375 MHz reference clock.

Table 81: SFP+ Protocol Characteristics (GTH Transceivers)

| Description                              | Line Rate (Mb/s)       | Min | Max  | Units |
|------------------------------------------|------------------------|-----|------|-------|
| SFP+ Transmitter Jitter Generation       |                        |     |      |       |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total transmitter jitter                 | 10312.50               | _   | 0.28 | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |
| SFP+ Receiver Frequency Jitter Tolerance | 9                      | ,   |      |       |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total receiver jitter tolerance          | 10312.50               | 0.7 | _    | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |

## Notes:

1. Line rated used for CPRI over SFP+ applications.



Table 82: CPRI Protocol Characteristics (GTH Transceivers)

| Description                              | Line Rate (Mb/s) | Min    | Max    | Units |
|------------------------------------------|------------------|--------|--------|-------|
| CPRI Transmitter Jitter Generation       |                  |        |        |       |
|                                          | 614.4            | _      | 0.35   | UI    |
|                                          | 1228.8           | -      | 0.35   | UI    |
|                                          | 2457.6           | -      | 0.35   | UI    |
| Total transmitter jitter                 | 3072.0           | _      | 0.35   | UI    |
|                                          | 4915.2           | -      | 0.3    | UI    |
|                                          | 6144.0           | -      | 0.3    | UI    |
|                                          | 9830.4           | _      | Note 1 | UI    |
| CPRI Receiver Frequency Jitter Tolerance |                  | -1     | I      | 1     |
|                                          | 614.4            | 0.65   | _      | UI    |
|                                          | 1228.8           | 0.65   | _      | UI    |
|                                          | 2457.6           | 0.65   | -      | UI    |
| Total receiver jitter tolerance          | 3072.0           | 0.65   | _      | UI    |
|                                          | 4915.2           | 0.95   | _      | UI    |
|                                          | 6144.0           | 0.95   | _      | UI    |
|                                          | 9830.4           | Note 1 | _      | UI    |

# **Integrated Interface Block for PCI Express Designs Switching Characteristics**

More information and documentation on solutions for PCI Express designs can be found at: http://www.xilinx.com/technology/protocols/pciexpress.htm

Table 83: Maximum Performance for PCI Express Designs

| Symbol                | Description                    |                       | Units                 |        |       |
|-----------------------|--------------------------------|-----------------------|-----------------------|--------|-------|
|                       | Description                    | -3                    | -2/-2L/-2G            | -1/1 M | Units |
| F <sub>PIPECLK</sub>  | Pipe clock maximum frequency   | 250.00                | 250.00                | 250.00 | MHz   |
| F <sub>USERCLK</sub>  | User clock maximum frequency   | 500.00 <sup>(1)</sup> | 500.00 <sup>(1)</sup> | 250.00 | MHz   |
| F <sub>USERCLK2</sub> | User clock 2 maximum frequency | 250.00                | 250.00                | 250.00 | MHz   |
| F <sub>DRPCLK</sub>   | DRP clock maximum frequency    | 250.00                | 250.00                | 250.00 | MHz   |

- 1. PCI Express x8 Gen 2 operation is only supported in -2 and -3 speed grades for devices that have GTX transceivers. Refer to 7 Series FPGAs Integrated Block for PCI Express Product Guide (PG054) for specific supported core configurations.
- 2. PCI Express Gen 3 operation is only supported in -2 and -3 speed grades for devices that have GTH transceivers. Refer to *Virtex-7 FPGA Gen3 Integrated Block for PCI Express v3.0* (PG023) for specific supported core configurations.

<sup>1.</sup> Tested per SFP+ specification, see Table 81.



# **XADC Specifications**

Table 84: XADC Specifications

| Parameter                                      | Symbol                  | Comments/Conditions                                                                            | Min       | Тур      | Max                   | Units        |
|------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------|-----------|----------|-----------------------|--------------|
| $V_{CCADC} = 1.8V \pm 5\%, V_{REFP} = 1$       | .25V, V <sub>REFN</sub> | = 0V, ADCCLK = 26 MHz, $T_j = -40$ °C to 100°C,                                                | Typical v | alues at | T <sub>j</sub> =+40°C |              |
| ADC Accuracy <sup>(1)</sup>                    |                         |                                                                                                |           |          |                       |              |
| Resolution                                     |                         |                                                                                                | 12        | _        | _                     | Bits         |
| Integral Nonlinearity <sup>(2)</sup>           | INL                     |                                                                                                | _         | _        | ±3                    | LSBs         |
| Differential Nonlinearity                      | DNL                     | No missing codes, guaranteed monotonic                                                         | _         | _        | ±1                    | LSBs         |
| Offset Error                                   |                         | Offset calibration enabled                                                                     | -         | _        | ±6                    | LSBs         |
| Gain Error                                     |                         | Gain calibration disabled                                                                      | _         | _        | ±0.5                  | %            |
| Offset Matching                                |                         | Offset calibration enabled                                                                     | _         | _        | 4                     | LSBs         |
| Gain Matching                                  |                         | Gain calibration disabled                                                                      | _         | _        | 0.3                   | %            |
| Sample Rate                                    |                         |                                                                                                | _         | _        | 1                     | MS/s         |
| Signal to Noise Ratio <sup>(2)</sup>           | SNR                     | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20 kHz                                        | 60        | _        | _                     | dB           |
| RMS Code Noise                                 | 1                       | External 1.25V reference                                                                       | _         | _        | 2                     | LSBs         |
|                                                |                         | On-chip reference                                                                              | _         | 3        | _                     | LSBs         |
| Total Harmonic Distortion(2)                   | THD                     | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20 kHz                                        | _         | 70       | _                     | dB           |
| ADC Accuracy at Extended To                    | emperatures             | •                                                                                              | I         | 1        |                       |              |
| Resolution                                     |                         | $T_j = -55$ °C to 125°C                                                                        | 10        | _        | _                     | Bits         |
| Integral Nonlinearity <sup>(2)</sup>           | INL                     | $T_j = -55$ °C to 125°C                                                                        | _         | _        | ±1                    | LSB          |
| Differential Nonlinearity                      | DNL                     | No missing codes, guaranteed monotonic, $T_j = -55^{\circ}\text{C}$ to 125°C                   | _         | _        | ±1                    | (at 10 bits) |
| Analog Inputs <sup>(3)</sup>                   |                         |                                                                                                |           |          |                       |              |
| ADC Input Ranges                               |                         | Unipolar operation                                                                             | 0         | _        | 1                     | V            |
|                                                |                         | Bipolar operation                                                                              | -0.5      | _        | +0.5                  | V            |
|                                                |                         | Unipolar common mode range (FS input)                                                          | 0         | _        | +0.5                  | V            |
|                                                |                         | Bipolar common mode range (FS input)                                                           | +0.5      | _        | +0.6                  | V            |
| Maximum External Channel Inpu                  | ut Ranges               | Adjacent channels set within these ranges should not corrupt measurements on adjacent channels | -0.1      | _        | V <sub>CCADC</sub>    | V            |
| Auxiliary Channel Full<br>Resolution Bandwidth | FRBW                    |                                                                                                | 250       | -        | _                     | kHz          |
| On-Chip Sensors                                |                         |                                                                                                | I         | 1        |                       |              |
| Temperature Sensor Error                       |                         | $T_j = -40$ °C to 100°C.                                                                       | _         | _        | ±4                    | °C           |
|                                                |                         | $T_i = -55^{\circ}\text{C to } +125^{\circ}\text{C}$                                           | _         | _        | ±6                    | °C           |
| Supply Sensor Error                            |                         | Measurement range of V <sub>CCAUX</sub> 1.8V ±5% T <sub>i</sub> = -40°C to +100°C              | _         | _        | ±1                    | %            |
|                                                |                         | Measurement range of V <sub>CCAUX</sub> 1.8V ±5%<br>T <sub>i</sub> = -55°C to +125°C           | _         | _        | ±2                    | %            |
| Conversion Rate <sup>(4)</sup>                 |                         | 1                                                                                              | I         | I        | 1                     |              |
| Conversion Time - Continuous                   | t <sub>CONV</sub>       | Number of ADCCLK cycles                                                                        | 26        | _        | 32                    | Cycles       |
| Conversion Time - Event                        | t <sub>CONV</sub>       | Number of CLK cycles                                                                           | _         | _        | 21                    | Cycles       |
| DRP Clock Frequency                            | DCLK                    | DRP clock frequency                                                                            | 8         | _        | 250                   | MHz          |
| ADC Clock Frequency                            | ADCCLK                  | Derived from DCLK                                                                              | 1         | _        | 26                    | MHz          |



Table 84: XADC Specifications (Cont'd)

| Parameter                     | Symbol            | Comments/Conditions                                                                    | Min    | Тур  | Max    | Units |
|-------------------------------|-------------------|----------------------------------------------------------------------------------------|--------|------|--------|-------|
| DCLK Duty Cycle               |                   |                                                                                        | 40     | _    | 60     | %     |
| XADC Reference <sup>(5)</sup> |                   |                                                                                        |        |      |        |       |
| External Reference            | V <sub>REFP</sub> | Externally supplied reference voltage                                                  | 1.20   | 1.25 | 1.30   | V     |
| On-Chip Reference             |                   | Ground $V_{REFP}$ pin to AGND,<br>$T_j = -40^{\circ}\text{C}$ to $100^{\circ}\text{C}$ | 1.2375 | 1.25 | 1.2625 | V     |

- 1. Offset and gain errors are removed by enabling the XADC automatic gain calibration feature. The values are specified for when this feature is enabled.
- 2. Only specified for the bitstream option XADCEnhancedLinearity = ON.
- 3. For a detailed description, see the ADC chapter in the 7 Series FPGAs and Zynq-7000 AP SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter (UG480).
- 4. For a detailed description, see the Timing chapter in the 7 Series FPGAs and Zynq-7000 AP SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter (UG480).
- 5. Any variation in the reference voltage from the nominal V<sub>REFP</sub> = 1.25V and V<sub>REFN</sub> = 0V will result in a deviation from the ideal transfer function. This also impacts the accuracy of the internal sensor measurements (i.e., temperature and power supply). However, for external ratiometric type applications allowing reference to vary by ±4% is permitted. On-chip reference variation is ±1%.

## **Configuration Switching Characteristics**

Table 85: Configuration Switching Characteristics

| 0                               | Vi Vi                                               | rtex-7 T and XT                |       | l lada     |        |             |
|---------------------------------|-----------------------------------------------------|--------------------------------|-------|------------|--------|-------------|
| Symbol                          | Description                                         | Devices                        | -3    | -2/-2L/-2G | -1/-1M | Units       |
| Power-up Timing                 | Characteristics                                     |                                |       |            |        |             |
| T <sub>PL</sub> <sup>(1)</sup>  | Program latency                                     |                                | 5     | 5          | 5      | ms, Max     |
| T <sub>POR</sub> <sup>(1)</sup> | Power-on reset (50ms ramp rate time)                |                                | 10/50 | 10/50      | 10/50  | ms, Min/Max |
|                                 | Power-on reset (1ms ramp rate time)                 |                                | 10/35 | 10/35      | 10/35  | ms, Min/Max |
| T <sub>PROGRAM</sub>            | Program pulse width                                 |                                | 250   | 250        | 250    | ns, Min     |
| CCLK Output (Ma                 | aster Mode)                                         |                                | I.    |            |        | 1           |
| T <sub>ICCK</sub>               | Master CCLK output delay                            |                                | 150   | 150        | 150    | ns, Min     |
| T <sub>MCCKL</sub>              | Master CCLK clock Low time duty cycle               |                                | 40/60 | 40/60      | 40/60  | %, Min/Max  |
| T <sub>MCCKH</sub>              | Master CCLK clock High time duty cycle              |                                | 40/60 | 40/60      | 40/60  | %, Min/Max  |
| F <sub>MCCK</sub>               | Master CCLK frequency                               |                                | 100   | 100        | 100    | MHz, Max    |
|                                 | Master CCLK frequency for AES encrypted x16         | )                              | 50    | 50         | 50     | MHz, Max    |
| F <sub>MCCK_START</sub>         | Master CCLK frequency at start of configuration     | า                              | 3     | 3          | 3      | MHz, Typ    |
| F <sub>MCCKTOL</sub>            | Frequency tolerance, master mode with respect CCLK. | t to nominal                   | ±50   | ±50        | ±50    | %, Max      |
| CCLK Input (Slav                | e Modes)                                            |                                | I.    |            |        | 1           |
| T <sub>SCCKL</sub>              | Slave CCLK clock minimum Low time                   |                                | 2.5   | 2.5        | 2.5    | ns, Min     |
| T <sub>SCCKH</sub>              | Slave CCLK clock minimum High time                  |                                | 2.5   | 2.5        | 2.5    | ns, Min     |
| F <sub>SCCK</sub>               | Slave CCLK frequency                                |                                | 100   | 100        | 100    | MHz, Max    |
| EMCCLK Input (N                 | Master Mode)                                        |                                |       |            |        |             |
| T <sub>EMCCKL</sub>             | External master CCLK Low time                       |                                | 2.5   | 2.5        | 2.5    | ns, Min     |
| T <sub>EMCCKH</sub>             | External master CCLK High time                      | External master CCLK High time |       | 2.5        | 2.5    | ns, Min     |
| F <sub>EMCCK</sub>              | External master CCLK frequency                      |                                | 100   | 100        | 100    | MHz, Max    |



Table 85: Configuration Switching Characteristics (Cont'd)

| Cours Is al                                | Description                                  | Virtex-7 T and XT                           | Speed Grade |            |           | 11.22       |  |
|--------------------------------------------|----------------------------------------------|---------------------------------------------|-------------|------------|-----------|-------------|--|
| Symbol                                     | Description                                  | Devices                                     | -3          | -2/-2L/-2G | -1/-1M    | Units       |  |
| Internal Configuration                     | on Access Port                               |                                             |             |            | !         |             |  |
| F <sub>ICAPCK</sub>                        | Internal configuration access port (ICAPE2)  | Master SLR ICAP accessing the entire device | 70.00       | 70.00      | 70.00     | MHz, Max    |  |
|                                            |                                              | SLR ICAP accessing the local SLR            | 100.00      | 100.00     | 100.00    | MHz, Max    |  |
|                                            |                                              | All other devices                           | 100.00      | 100.00     | 100.00    | MHz, Max    |  |
| Master/Slave Serial I                      | Mode Programming Switching                   |                                             | ı           | I          | 1         | I           |  |
| T <sub>DCCK</sub> /T <sub>CCKD</sub>       | DIN setup/hold                               |                                             | 4.0/0.0     | 4.0/0.0    | 4.0/0.0   | ns, Min     |  |
| T <sub>CCO</sub>                           | DOUT clock to out                            |                                             | 8.0         | 8.0        | 8.0       | ns, Max     |  |
| SelectMAP Mode Pro                         | ogramming Switching                          |                                             |             | L          | I.        |             |  |
| T <sub>SMDCCK</sub> /T <sub>SMCCKD</sub>   | D[31:00] setup/hold                          |                                             | 4.0/0.0     | 4.0/0.0    | 4.0/0.0   | ns, Min     |  |
| T <sub>SMCSCCK</sub> /T <sub>SMCCKCS</sub> | CSI_B setup/hold                             |                                             | 4.0/0.0     | 4.0/0.0    | 4.0/0.0   | ns, Min     |  |
| T <sub>SMWCCK</sub> /T <sub>SMCCKW</sub>   | RDWR_B setup/hold                            |                                             | 10.0/0.0    | 10.0/0.0   | 10.0/0.0  | ns, Min     |  |
| T <sub>SMCKCSO</sub>                       | CSO_B clock to out (330 $\Omega$ pull-up res | istor required)                             | 7.0         | 7.0        | 7.0       | ns, Max     |  |
| T <sub>SMCO</sub>                          | D[31:00] clock to out in readback            |                                             | 8.0         | 8.0        | 8.0       | ns, Max     |  |
| F <sub>RBCCK</sub>                         | Readback frequency                           | SLR-based                                   | N/A         | 70         | 70        | MHz, Max    |  |
| 1.50011                                    |                                              | All other devices                           | 100         | 100        | 100       | MHz, Max    |  |
| Boundary-Scan Port                         | Timing Specifications                        |                                             | +           | -          | +         |             |  |
| T <sub>TAPTCK</sub> /T <sub>TCKTAP</sub>   | TMS and TDI setup/hold                       | SLR-based                                   | N/A         | 9.0/2.0    | 9.0/2.0   | ns, Min     |  |
|                                            |                                              | All other devices                           | 3.0/2.0     | 3.0/2.0    | 3.0/2.0   | ns, Min     |  |
| T <sub>TCKTDO</sub>                        | TCK falling edge to TDO output               | SLR-based                                   | N/A         | 17         | 17        | ns, Max     |  |
|                                            |                                              | All other devices                           | 7.0         | 7.0        | 7.0       | ns, Max     |  |
| F <sub>TCK</sub>                           | TCK frequency                                | SLR-based                                   | N/A         | 20         | 20        | MHz, Max    |  |
|                                            |                                              | All other devices                           | 66          | 66         | 66        | MHz, Max    |  |
| BPI Flash Master Mo                        | de Programming Switching                     |                                             | ll.         | 1          | 1         | 1           |  |
| T <sub>BPICCO</sub> <sup>(2)</sup>         | A[28:00], RS[1:0], FCS_B, FOE_B, FW          | VE_B, ADV_B clock to out                    | 8.5         | 8.5        | 8.5       | ns, Max     |  |
| T <sub>BPIDCC</sub> /T <sub>BPICCD</sub>   | D[15:00] setup/hold                          |                                             | 4.0/0.0     | 4.0/0.0    | 4.0/0.0   | ns, Min     |  |
| SPI Flash Master Mo                        | de Programming Switching                     |                                             |             | !          | !         | !           |  |
| T <sub>SPIDCC</sub> /T <sub>SPICCD</sub>   | D[03:00] setup/hold                          |                                             | 3.0/0.0     | 3.0/0.0    | 3.0/0.0   | ns, Min     |  |
| T <sub>SPICCM</sub>                        | MOSI clock to out                            |                                             |             | 8.0        | 8.0       | ns, Max     |  |
| T <sub>SPICCFC</sub>                       | FCS_B clock to out                           |                                             |             | 8.0        | 8.0       | ns, Max     |  |
| STARTUPE2 Ports                            |                                              |                                             |             |            | •         |             |  |
| T <sub>USRCCLKO</sub>                      | STARTUPE2 USRCCLKO input to CCLK output      |                                             |             | 0.50/6.70  | 0.50/7.50 | ns, Min/Max |  |
| F <sub>CFGMCLK</sub>                       | STARTUPE2 CFGMCLK output frequency           |                                             |             | 65.00      | 65.00     | MHz, Typ    |  |
| F <sub>CFGMCLKTOL</sub>                    | STARTUPE2 CFGMCLK output frequency tolerance |                                             |             | ±50        | ±50       | %, Max      |  |
| Device DNA Access                          | Port                                         |                                             |             |            | •         |             |  |
| F <sub>DNACK</sub>                         | DNA access port (DNA_PORT)                   |                                             |             | 100.00     | 100.00    | MHz, Max    |  |

- 1. To support longer delays in configuration, use the design solutions described in the 7 Series FPGA Configuration User Guide (UG470).
- 2. Only during configuration, the last edge is determined by a weak pull-up/pull-down resistor in the I/O.



# **eFUSE Programming Conditions**

Table 86 lists the programming conditions specifically for eFUSE. For more information, see the 7 Series FPGA Configuration User Guide (UG470).

Table 86: eFUSE Programming Conditions(1)

| Symbol          | Description                       | Min | Тур | Max | Units |
|-----------------|-----------------------------------|-----|-----|-----|-------|
| I <sub>FS</sub> | V <sub>CCAUX</sub> supply current | _   | _   | 115 | mA    |
| t j             | Temperature range                 | 15  | _   | 125 | °C    |

### Notes:

1. The FPGA must not be configured during eFUSE programming.

# **Revision History**

The following table shows the revision history for this document.

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/01/2011 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10/05/2011 | 1.1     | Removed the XC7V285T, XC7V450T, and XC7V855T devices from the entire data sheet. Added the XC7VX330T, XC7VX415T, XC7VX550T, XC7VX690T, XC7VX980T, and XC7VX1140T devices to the entire data sheet.  Replaced -1L with -2L throughout this data sheet. Added the extended temperature range discussion to page 1. Updated Min/Max values and removed Note 5 from Table 2. Clarified Power-On/Off Power Supply Sequencing power sequencing discussion including adding TVCCO2VCCAUX to Table 8. Added ICCAUX_IO and ICCBRAM to Table 6 and Table 7. Updated VICM in Table 12 and Table 13. Added Note 1 to Table 12. Updated Table 86 including adding Note 1. Added Table 13. Revised the reference clock maximum frequency (FGCLK) in Table 57. Added Table 59. Added GTH Transceiver Specifications section. Removed erroneous instances of HSTL_III from Table 20. Removed the I/O Standard Adjustment Measurement Methodology section. Use IBIS for more accurate information and measurements. Updated TIDELAYPAT_JIT in Table 28. Added TAS/TAH to Table 30. Added TRDCK_DI_WF_NC/TRCKD_DI_WF_NC and TRDCK_DI_RF/TRCKD_DI_RF to Table 33. Completely updated the specifications in Table 85. Updated MMCM_FINDUTY and added FINJITTER, TOUTJITTER, and TEXTFDVAR and Note 3 to Table 40. Updated the AC Switching Characteristics section. Updated the Table 52 package list. Updated the Notice of Disclaimer.                                                                                                          |
| 11/07/2011 | 1.2     | Added -2G speed grade, where appropriate, throughout document.  Revised the V <sub>OCM</sub> specification in Table 12. Updated the AC Switching Characteristics based upon the ISE 13.3 v1.02 speed specification throughout document including Table 19 and Table 20. Added MMCM to the symbol names of a few specifications in Table 40 and PLL to the symbol names in Table 41. In Table 42 through Table 49, updated the pin-to-pin description with the SSTL15 standard. Updated units in Table 51.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 02/13/2012 | 1.3     | Updated summary description on page 1. In Table 2, revised V <sub>CCO</sub> for the 3.3V HR I/O banks and updated T <sub>i</sub> . Added typical numbers to Table 3. Updated the notes in Table 6. Added MGTAVCC, MGTAVTT, and MGTVCCAUX power supply ramp times to Table 8. Rearranged Table 9, added Mobile_DDR, HSTL_I_18, HSTL_II_18, HSUL_12, SSTL135_R, SSTL15_R, and SSTL12 and removed DIFF_SSTL135, DIFF_SSTL18_I, DIFF_SSTL18_II, DIFF_HSTL_I, and DIFF_HSTL_II. Added Table 10 and Table 11. Revised the specifications in Table 12 and Table 13. Updated the eFUSE Programming Conditions section and removed the endurance table. Added the IO_FIFO Switching Characteristics table. Revised I <sub>CCADC</sub> and updated Note 1 in Table 84. Revised DDR LVDS transmitter data width in Table 17. Updated the AC Switching Characteristics based upon the ISE 13.4 v1.03 speed specification throughout document. Removed notes from Table 30 as they are no longer applicable. Updated specifications in Table 85. Updated Note 1 in Table 39.  In the GTX Transceiver Specifications section: Revised V <sub>IN</sub> , and added I <sub>DCIN</sub> and I <sub>DCOUT</sub> to Table 53. Updated and added notes to Table 55. In Table 57, revised F <sub>GCLK</sub> , removed T <sub>PHASE</sub> , and added T <sub>DLOCK</sub> . Revised specifications and added Note 2 to Table 59. Added Table 60 and Table 61 along with GTX Transceiver Protocol Jitter Characteristics in Table 62 through Table 67. |



| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05/23/2012 | 1.4     | Reorganized entire data sheet including adding Table 46 and Table 50.  Updated T <sub>SOL</sub> in Table 1. Updated I <sub>BATT</sub> and added R <sub>IN_TERM</sub> to Table 3. Added values to Table 6 and Table 7. Updated Power-On/Off Power Supply Sequencing section with regards to GTX/GTH transceivers. Updated many parameters in Table 9, including SSTL135 and SSTL135_R. Removed V <sub>OX</sub> column and added DIFF_HSUL_12 to Table 11. Updated V <sub>OL</sub> in Table 12. Updated Table 17 and removed notes 2 and 3. Updated Table 18.  Updated the AC Switching Characteristics section based upon the ISE 14.1 v1.04 for the -3, -2, -2L (1.0V), -1, and v1.05 for the -2L (0.9V) speed specifications throughout the document.  In Table 33, updated Reset Delays section including Note 10 and Note 11. Added data for T <sub>LOCK</sub> and |
|            |         | T <sub>DLOCK</sub> in Table 57. Updated many of the XADC specifications in Table 84 and added Note 2. Updated and moved <i>Dynamic Reconfiguration Port (DRP) for MMCM Before and After DCLK</i> section from Table 85 to Table 40 and Table 41.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 08/03/2012 | 1.5     | Updated the descriptions, changed V <sub>IN</sub> and Note 2 and added Note 4 in Table 1. In Table 2, changed descriptions and notes, removed Note 7, changed GTX transceiver parameters and values and added Note 13 and Note 14. Updated parameters in Table 3. Added Table 4 and Table 5. Updated the values for in Table 7. Updated LVCMOS12 and the SSTLs in Table 9. Updated many of the specifications in Table 10 and Table 11.  Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.2 speed                                                                                                                                                                                                                                                                                                                                |
|            |         | specifications throughout the document with appropriate changes to Table 15 and Table 16 including production release of the XC7VX485T in the -2 and -1 speed designations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|            |         | Added notes and specifications to Table 18. Updated the IOB Pad Input/Output/3-State discussion and changed Table 21 by adding T <sub>IOIBUFDISABLE</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|            |         | Removed many of the combinatorial delay specifications and T <sub>CINCK</sub> /T <sub>CKCIN</sub> from Table 30.  Rearranged Table 53 including moving some parameters to Table 1. Added Table 58. Updated Table 59. In Table 61, updated SJ Jitter Tolerance with Stressed Eye section, page 57 and Note 8. Added Note 1, Note 2, and Note 2 to Table 64. Added Note 1 and Note 2 to Table 65, and line rate ranges. Updated Table 66 including adding Note 1. Updated Table 67 including adding Note 1.                                                                                                                                                                                                                                                                                                                                                             |
|            |         | In Table 84 updated Note 1 and added Note 4. In Table 85, updated T <sub>POR</sub> and F <sub>EMCCK</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 09/20/2012 | 1.6     | Removed the XC7V1500T device from data sheet. In Table 2, revised V <sub>CCINT</sub> and V <sub>CCBRAM</sub> and added Note 3. Updated some of the values in Table 7. Revised Table 15 and Table 16 to include production release of the XC7V585T in the -2 and -1 speed designations. Added values for the XC7V585T in Table 52. Updated Note 2 in Table 60.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 09/26/2012 | 1.7     | Revised Table 15 and Table 16 to include production release of the XC7VX485T in the -3 speed designation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10/19/2012 | 1.8     | Revised Table 15 and Table 16 to include production release of the XC7VX485T in the -2L (1.0V) speed designation.  Removed -2L (0.9V) speed specifications from data sheet, this change includes edits to V <sub>CCINT</sub> and V <sub>CCBRAM</sub> in Table 2, editing Note 1 and removing Note 2 in Table 55. Also in Table 55, updated the F <sub>GTXMAX</sub> , F <sub>GTXQRANGE1</sub> , and F <sub>GQPLLRANGE1</sub> specification for -1 speed grade from 6.6 Gb/s to 8.0 Gb/s. Edited Note 4 in Table 59 and Note 3 in Table 74.                                                                                                                                                                                                                                                                                                                             |
| 12/12/2012 | 1.9     | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.3 speed specifications throughout the document. Revised Table 15 and Table 16 to include production release of the XC7V585T in the -3 and -2L(1.0V) speed designations. Updated the notes in Table 52. Updated GTH Transceiver Specifications including removal of GTH Transceiver DC Characteristics section (use the XPE (download at <a href="http://www.xilinx.com/power">http://www.xilinx.com/power</a> ). Updated Table 70 and added Table 75, and Table 76. Removed Note 4 from Table 84.                                                                                                                                                                                                                                                                               |
| 12/24/2012 | 1.10    | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.4 and Vivado 2012.4 speed specifications throughout the document. Revised the XC7V2000T in the -1 and -2 speed designations Table 15 to preliminary.  Added the GTH Transceiver Protocol Jitter Characteristics section. Updated T <sub>TCKTDO</sub> and added Internal Configuration Access Port section to Table 85.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 01/31/2013 | 1.11    | Added Note 2 to Table 2. Revised Table 15 and Table 16 to include production release of the XC7V2000T in the -1 and -2 speed specifications. Updated Note 1 in Table 37. Updated the notes in Table 39, Table 42 through Table 45, Table 48, and Table 49. In Table 68, updated D <sub>VPPIN</sub> . In Table 69, updated V <sub>IDIFF</sub> . Removed T <sub>LOCK</sub> and T <sub>PHASE</sub> from Table 72. Updated T <sub>DLOCK</sub> in Table 73.                                                                                                                                                                                                                                                                                                                                                                                                                |



| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/07/2013 | 1.12    | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.5 and Vivado 2013.1 speed specifications throughout the document. Revised Table 15 and Table 16 to include production release of the XC7VX690T.  Revised D <sub>VPPOUT</sub> in Table 68. Updated values in Table 69 and Table 76. Removed Note 1 from Table 70. Updated MMCM_F <sub>PFDMAX</sub> in Table 40 and PLL_F <sub>PFDMAX</sub> in Table 41. Added skew values to Table 52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 03/27/2013 | 1.13    | In Table 7, added values for the XC7VX330T and XC7VX415T devices. Revised Table 15 and Table 16 to include production release of the XC7VX330T and XC7VX415T. In Table 18, updated the table title, LPDDR2 values, and removed Note 3. Removed Note 2: For QPLL line rate, the maximum line rate with the divider N set to 66 is 10.3125 Gb/s from Table 70.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 04/17/2013 | 1.14    | Updated the AC Switching Characteristics section with production release changes to Table 15 and Table 16 for XC7VX550T for all speed specifications.  In Table 1, revised V <sub>IN</sub> (I/O input voltage) to match values in Table 4 and Table 5, and combined Note 4 with old Note 5 and then added new Note 5. Revised V <sub>IN</sub> description and added Note 9 in Table 2. Updated first 3 rows in Table 4 and Table 5. Updated values and added new values to Table 7. Also revised PCI33_3 voltage minimum in Table 10 to match values in Table 1, Table 4, and Table 5. Added Note 1 to Table 12 and Table 13. Throughout the data sheet (Table 31, Table 32, and Table 47) removed the obvious note "A Zero "0" Hold Time listing indicates no hold time or a negative hold time." Updated and clarified USRCLK data in Table 59 and Table 74.                                                                                                                                                                                                                    |
| 05/07/2013 | 1.15    | Revised Table 15 and Table 16 for the production release of the XC7V2000T and XC7VX980T devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 05/15/2013 | 1.16    | Revised Table 15 and Table 16 for the production release of the XC7VX1140T devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 09/04/2013 | 1.17    | In Table 1, updated I <sub>DCIN</sub> and I <sub>DCOUT</sub> section for cases when floating, at V <sub>MGTAVTT</sub> , or GND. Removed notes from Table 7. Updated F <sub>MAX_PREADD_MULT_NOADREG_PATDET</sub> for -1 speed grade in Table 34. In Table 59 and Table 74, updated number of bits in Internal Logic column for F <sub>TXIN2</sub> and F <sub>RXIN2</sub> from 64 to 32. Updated Note 8 and description of F <sub>GTXRX</sub> in Table 61. Updated F <sub>GTHQRANGE1</sub> , F <sub>GTHQRANGE2</sub> , F <sub>GQPLLRANGE1</sub> , and F <sub>GQPLLRANGE2</sub> in Table 70. Updated clock names and Note 2 and Note 3 in Table 74. Removed TJ <sub>6.6_QPLL</sub> and DJ <sub>6.6_QPLL</sub> from Table 75. Updated description of F <sub>GTHRX</sub> , removed JT_SJ <sub>6.6_QPLL</sub> , and updated Note 8 in Table 76. Replaced BitGen with bitstream in Note 2 of Table 84. Updated F <sub>RBCCK</sub> , T <sub>TAPTCK</sub> /T <sub>TCKTAP</sub> , T <sub>TCKTDO</sub> , and F <sub>TCK</sub> in Table 85.                                                   |
| 11/26/2013 | 1.18    | Added Virtex-7Q defense-grade devices throughout. Added -1M speed grade throughout. Added reference to 7 Series FPGAs Overview and Defense-Grade 7 Series FPGAs Overview in Introduction. In Table 2, added junction temperature operating range for military (M) devices and updated Note 6. In Table 3, removed commercial (C), industrial (I), and extended (E) from descriptions of $R_{IN\_TERM}$ . Updated temperature ranges in Table 4 and Table 5. Added $T_J = 125^{\circ}\text{C}$ to Conditions column for $T_{VCCO2VCCAUX}$ in Table 8. Updated to ISE Design Suite 14.7 and Vivado Design Suite 2013.3 in AC Switching Characteristics. Added 1.05 and 1.06 rows to Table 14. Added -1M speed grade to Table 70 and Table 74. Added $T_{USRCCLKO}$ and $T_{DNACK}$ to Table 85.                                                                                                                                                                                                                                                                                     |
| 03/04/2014 | 1.19    | In Table 2, removed 1.0V from Note 6 and added Note 7. Added Note 2 to Table 4. Added Note 2 and updated Note 3 in Table 5. Updated to Vivado Design Suite 2013.4 in AC Switching Characteristics. Revised Table 15 and Table 16 for the production release of the XQ7VX690T devices. Added HSUL_12_F, DIFF_HSUL_12_F, MOBILE_DDR_S, MOBILE_DDR_F, DIFF_MOBILE_DDR_S, and DIFF_MOBILE_DDR_F standards to and updated values in Table 19. Added HSUL_12_F, DIFF_HSUL_12_F, DIFF_HSUL_12_DCI_S, and DIFF_HSUL_12_DCI_F standards to and updated values in Table 20. Removed notes from Table 19 and Table 20. Removed introductory paragraph of Device Pin-to-Pin Output Parameter Guidelines and Device Pin-to-Pin Input Parameter Guidelines. Enhanced precision of F <sub>GTHDRPCLK</sub> numbers in Table 71. Added Note 1 to Table 83. Updated display format of "ADC Accuracy at Extended Temperatures" section in Table 84. Updated F <sub>ICAPCK</sub> in Table 85.                                                                                                         |
| 04/11/2014 | 1.20    | Revised Table 15 and Table 16 for the production release of the XQ7VX485T devices. Updated Note 1 in Table 83.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 07/01/2014 | 1.21    | In Table 4 and Table 5, updated Note 2 per the customer notice XCN14014: 7 Series FPGA and Zynq-7000 AP SoC I/O Undershoot Voltage Data Sheet Update. In Power-On/Off Power Supply Sequencing, added sentence about there being no recommended sequence for supplies not shown. In Table 15, moved all XQ7V585T, XQ7VX330T, and XQ7VX980T speed grades from Preliminary to Production. In Table 16, added production software for -2, -2L, -1, and -1M speed grades of XQ7V585T and XQ7VX330T, and -2L and -1M speed grades of XQ7VX980T. Added Note 3 to Table 18. In Table 28, added attribute REFCLK frequency of 400 MHz to F <sub>IDELAYCTRL_REF</sub> and average tap delay at 400 MHz to Note 1. Updated description of T <sub>ICKOF</sub> in Table 42 and added Note 2. Updated description of T <sub>ICKOFFAR</sub> in Table 43 and added Note 2. In Table 52, updated T <sub>PKGSKEW</sub> for XQ7VX980T to 287 ps. In Table 53, moved DV <sub>PPOUT</sub> value of 1000 mV from Max to Min column, updated V <sub>IN</sub> DC parameter description, and added Note 2. |



| Date       | Version          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07/01/2014 | 1.21<br>(Cont'd) | Added "peak-to-peak" to labels in Figure 3 and Figure 4. Added note after Figure 4. In Table 68, updated V <sub>IN</sub> DC parameter description, moved DV <sub>PPOUT</sub> value of 800 mV from Max to Min column, and added Note 1. Added "peak-to-peak" to labels in Figure 6 and Figure 7. Added note after Figure 7. In Table 83, updated Note 1 and added Note 2. In Table 85, replaced USRCCLK Output with STARTUPE2 Ports and added F <sub>CFGMCLK</sub> and F <sub>CFGMCLKTOL</sub> . |
| 03/06/2015 | 1.22             | Updated Note 3 in Table 6. In Table 12, changed maximum V <sub>ICM</sub> value from 1.425V to 1.500V. Removed minimum sample rate specification from Table 84.                                                                                                                                                                                                                                                                                                                                  |
| 06/23/2015 | 1.23             | Added FFV1157, FFV1158, FFV1761, FFV1927, and RF1158 packages to Table 52.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 09/24/2015 | 1.24             | Added introductory paragraph before Table 18. Updated Note 3 in Table 18. Removed note about PCI-SIG 3.0 certification and compliance test boards from Table 64 and Table 79. Updated F <sub>ICAPCK</sub> description from ICAPE3 to ICAPE2 in Table 85.                                                                                                                                                                                                                                        |
| 02/02/2016 | 1.25             | Added I/O Standard Adjustment Measurement Methodology.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 03/28/2016 | 1.26             | Updated V <sub>MEAS</sub> for LVCMOS33, LVTTL, and PCl33_3 in Table 22.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 04/06/2017 | 1.27             | In Table 28, changed T <sub>IDELAYRESOLUTION</sub> units from ps to µs. Removed FFV1157, FFV1158, FFV1761, and FFV1927 packages from Table 52 per the customer notice XCN16022: Cross-ship of Lead-free Bump and Substrates in Lead-free (FFG/FBG/SBG) Packages.                                                                                                                                                                                                                                |
| 03/13/2019 | 1.28             | Updated Note 3 in Table 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="https://www.xilinx.com/legal.htm#tos">www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="https://www.xilinx.com/legal.htm#tos">www.xilinx.com/legal.htm#tos</a>.

### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.