### CO\_lab4\_111550076

#### 1. Experimental Result

## 1. Show the waveform screen shot of the test we provided.



#### Test Result ####
Passed 1:0
Failed 0:
#### all passed!

### 2. What other testcase you've tested? Why you choose them?

I tested several features including beq forwarding (one stall and two stalls), lw-sw forwarding, addi, and some stall operations, and ensured that the operation immediately following beq is executed.

```
main: lw $a1, 4($gp)
lw $a0, 0($gp)
lw $a2, 8($gp)
add $t1, $a1, $a1
add $t0, $a1, $gp
```

CO\_lab4\_111550076

```
lw
                $a3, 12($gp)
        sub
                $t2, $0, $t1
                $t7, $a1, 200 #addi
        addi
        nop
        slt
                $t3, $a2, $a3
        slt
                $t4, $a1, $a2
        1w
                $t7, 4($gp)
        addi
                $t1, $t1, 10 #addi
        addi
                $t2, $t2, 20 #addi
        and
                $t6, $a1, $t3
                $t5, $qp, $t3
        or
        ٦w
                $t4, 4($gp)
        SW
                $t4, 0($gp) #lw sw forward
                $t7, $t7, $t7
        add
                $t4, $t4, $t4
        add
                               #beg forward
                $t7, $t4, end # taken
        beq
        add
                $s1, $0, $a1
                               #being executed
                $s2, $0, $a2
        add
        add
                $s3, $0, $a3
                $s4, $a2, $a2
        add
        add
                $s5, $a2, $a3
        add
                $s6, $a3, $a3
end:
        add
                $s7, $s4, $a2
```

#### 2. Answer the following Questions

# 1. (%) List out the equation to detect EX & MEM hazard in forwarding unit. Which part of the equation in textbook p.369 is wrong?

When I implemented Iw-sw forwarding, I found that the Iw-sw operation would incorrectly trigger forward\_B to 2'b10. To address this, I manually added the

CO\_lab4\_111550076 2

ID\_EX\_mem\_write signal to ensure that if the next operation is sw, forwarding is not triggered.

```
//EX forward
if(EX MEM reg write && (EX MEM rd != 0) && (EX MEM rd == ID EX rs)) begin
      forward A = 2'b10;
 end
 else if (MEM WB reg write && (MEM WB rd != 0) && (MEM WB rd == ID EX rs)) begin
      forward A = 2'b01;
 end
 else begin
      forward A = 2'b00;
 end
 //EX forward
 if (~ID EX mem write && EX MEM reg write && (EX MEM rd != 0) && (EX MEM rd == ID EX rt)) begin
      forward B = 2'b10;
 else if (MEM WB reg write && (MEM WB rd != 0) && (MEM WB rd == ID EX rt)) begin
      forward B = 2'b01;
 end
 else begin
 forward B = 2'b00;
```

The part textbook wrong is the following equation, the red curcle part should be =, not  $\neq$ .

```
if (MEM/WB.RegWrite
and (MEM/WB.RegisterRd ≠ 0)
and not(EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0))
        and (EX/MEM.RegisterRd ≠ ID/EX.RegisterRs)
and (MEM/WB.RegisterRd = ID/EX.RegisterRs)) ForwardA = 01
if (MEM/WB.RegWrite
and (MEM/WB.RegisterRd ≠ 0)
and not(EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0))
        and (EX/MEM.RegisterRd ≠ D/EX.RegisterRt)
and (MEM/WB.RegisterRd = ID/EX.RegisterRt)) ForwardB = 01
```

# 2. In forwarding for beq, is forwarding from MEM/WB to ID needed? Why?

CO\_lab4\_111550076

Yes, If the rs or rt of the beg instruction is equal to the rs of the previous winstruction, and the comparison for the beg instruction is moved to the ID stage, it still needs to wait for the winstruction to write back to the register before the comparison can be made. This would cause more stalls. Implementing MEM/WB - > ID forwarding can reduce one stall.



## 3. Briefly explain how you insert stalls when beq reads registers right after writes it.

I found that the memory read control signal can only be triggered by the woperation, so I use it to determine whether the stage is operating an winstruction. Therefore, I designed a work\_hazard\_2 signal in hazard\_detection.v to determine that if the EX stage or MEM stage is operating an work and the write register of work is equal to the rs or rt of beq, a stall will occur. Consequently, if will stage, it will stall, and in the next clock cycle, when work is in the MEM stage, it will also stall. This results in two stalls.

```
wire branch_hazard_2 = take_branch &&
    (ID_EX_mem_read && (IF_ID_rs == ID_EX_rt || IF_ID_rt == ID_EX_rt)
    || (EX_MEM_mem_read && (IF_ID_rs == EX_MEM_rd || IF_ID_rt == EX_MEM_rd)));
wire hazard = lw_hazard || branch_hazard_1 || branch_hazard_2;
assign stall = hazard;
assign pc_write = ~hazard;
assign IF_ID_write = ~hazard;
```

# 4. sw right after 1w is quite common since copy and paste a data from one address to another is used frequently. In textbook, a stall is followed by the lw in

CO\_lab4\_111550076

## this case. Is it possible to remove this stall? How?

Yes, I added a sw\_forward module in the MEM stage and found that mem\_write is only triggered by the sw instruction, and mem\_to\_reg is only triggered by the lw instruction. I use this to determine if an sw follows directly after an lw. If the rt of sw is equal to the rd of lw, forwarding is needed. Thus, I use a signal to make data\_mem\_write\_data become the WB stage result data. However, I discovered that the lw-sw operation can cause issues in hazard\_detection.v and forwarding.v. To address this, I added signals to ensure that other forwarding and hazards only occur when the instruction is not sw.



CO\_lab4\_111550076 5