# NYCU-DCS-2025

# **HW04**

# Design: Simplified Direct Memory Access (SDMA)

#### **Data Preparation**

- 1. Extract files from TA's directory:
  - % tar xvf ~DCSTA01/HW04.tar
- 2. The extracted LAB directory contains:
  - a. 00 TESTBED
  - b. 01 RTL
  - c. 02 SYN
  - d. 03 GATE
  - e. 09 SUBMIT

#### **Design Description**

Direct Memory Access (DMA) is a hardware feature that allows peripherals to transfer data directly to or from memory without involving the CPU. This improves system efficiency by freeing up the CPU to perform other tasks while data is being moved in the background.

In this assignment, you are required to design a simple **DMA** that communicates with a **Memory (DRAM)** using a simplified **AXI protocol**. The data bus width of the AXI interface is fixed, and the PATTERN accesses data in 8-bit (byte) units. However, the DRAM is organized to be accessed in 32-bit (word) units. Therefore, your DMA must handle **address translation** and **data extraction** to ensure that byte-sized requests from PATTERN are correctly mapped to the word-based structure of the DRAM. Detailed functional requirements will be discussed in the following sections.



Fig. 1. Direct Memory Access (DMA) in Embedded System

# **Functional Description**

#### PATTERN and Design (SDMA) Communication

#### PATTERN-to-SDMA handshake

- > (pat\_valid, sdma\_ready) pair
- ➤ For cmd[31:0] transaction

#### SDMA-to-PATTERN handshake

- > (pat\_ready, sdma\_valid) pair
- ➤ For dout[7:0] transaction



Figure 2. Handshake Process

# Design (SDMA) and DRAM Communication (Please refer to AXI\_introduction)

#### SDMA: Master; DRAM: Slave

#### Write address handshake

- > (awvalid\_m\_inf, awready\_m\_inf) pair
- For awaddr m inf [31:0] transaction

#### Write data handshake

- (wvalid\_m\_inf, wready\_m\_inf) pair
- For wdata m inf [127:0] transaction

# Write response handshake

- by (byalid m inf, bready m inf) pair
- For bresp m inf [1:0] transaction

#### roi oicsp\_iii\_iii

Read address handshake

# > (arvalid m inf, arready m inf) pair

For araddr m inf [31:0] transaction

# Read data handshake

- > (rvalid m inf, rready m inf) pair
- For rdata m inf [127:0] transaction



Figure 3. AXI Write Channels



Figure 4. AXI Read Channels

#### **♦** DRAM Storage and Access

Each entry in the DRAM stores a 32-bit word, and the memory can hold up to 2<sup>32</sup> words in total. However, for this assignment, the PATTERN only accesses a limited address range, **from 0x00000800 to 0x00000BFF**, which corresponds to 1024 entries.

Example of data in memory:



// In pseaudo\_DRAM

reg [31:0] DRAM [2048 : 3071]; // Address from 0x0800 to 0x0BFF

| @800     |          |          |          |
|----------|----------|----------|----------|
| af7f06fa | 044caa7d | 0b8087eb | 89ebc9e3 |
| @804     |          |          |          |
| 02ebd2aa | fd0cec3e | 6cdb99ed | 50a19903 |
| @808     |          |          |          |
| 7714fdb4 | 5283300b | 06ad92b0 | 1213b6b4 |
| @80c     |          |          |          |
| 5f81b55a | 981fd219 | 04a5f091 | 55a777d1 |
| @810     |          |          |          |
| 9faf224a | 63668116 | hcf731ad | d70f6fhe |

| DRAM    |                                       |                                               |                                                                                                                                                   |  |  |
|---------|---------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31:24] | [23:16]                               | [15:8]                                        | [7:0]                                                                                                                                             |  |  |
| af      | 7f                                    | 06                                            | fa                                                                                                                                                |  |  |
| 04      | 4c                                    | aa                                            | 7d                                                                                                                                                |  |  |
| 0b      | 80                                    | 87                                            | eb                                                                                                                                                |  |  |
| 89      | eb                                    | с9                                            | e3                                                                                                                                                |  |  |
| 02      | eb                                    | d2                                            | aa                                                                                                                                                |  |  |
| fd      | 0с                                    | ec                                            | 3e                                                                                                                                                |  |  |
|         | [31:24]<br>af<br>04<br>0b<br>89<br>02 | [31:24] [23:16] af 7f 04 4c 0b 80 89 eb 02 eb | [31:24]     [23:16]     [15:8]       af     7f     06       04     4c     aa       0b     80     87       89     eb     c9       02     eb     d2 |  |  |

Figure 5. DRAM Status

Figure 6. Example data Storage

#### DRAM Data Transaction

Since the data bus width of AXI interface is fixed, each data transaction is always 128-bit (4-word) long. Therefore, even though the required read\_data is only 8-bit long, the SDMA receives a 128-bit rdata m inf[127:0] after a read data handshake.

# Read data example:

Access address : 0x0808

Receive rdata m inf [127:0]: 0x1213 b6b4 06ab 92b0 5283 300b 7714 fdb4

Similarly, although only an 8-bit write\_data is required for the DRAM write operation, the SDMA must first retrieve the full 128-bit data block from DRAM. It then replaces the targeted 8 bits with write\_data, and finally sends the updated 128-bit value through the wdata m inf[127:0] write data bus.

#### Write data example:

command: Write **0xbe** into the location where currently 0x14 is stored in DRAM[0x0808].

Access address : 0x0808

Receive rdata\_m\_inf [127:0] : 0x1213 b6b4 06ab 92b0 5283 300b 7714 fdb4 Send wdata m inf [127:0] : 0x1213 b6b4 06ab 92b0 5283 300b 77be fdb4

#### **♦** Command Format

In this assignment, SDMA receives a 32-bit command (cmd[31:0]) containing several fields.

|            | Fiel   | d  | Description                                                                                                 |                   |            |          |     |      |  |
|------------|--------|----|-------------------------------------------------------------------------------------------------------------|-------------------|------------|----------|-----|------|--|
| cmd[31]    | ор     |    | Indicates whether a <b>read</b> or <b>write</b> operation should be performed. op = 0 : read op = 1 : write |                   |            |          |     |      |  |
| cmd[30:19] | add    | lr | Specifies the <b>address</b> to be accessed.<br>Range from 0 to 4095                                        |                   |            |          |     |      |  |
| cmd[18:8]  | config |    | Defines the <b>communication configuration</b> between SDMA and DRAM. (Not used)                            |                   |            |          |     |      |  |
| cmd[7:0]   | data   | а  | Carries t                                                                                                   | he <b>data</b> to | be written | into DRA | λM. |      |  |
|            | ſ      | 31 | 30                                                                                                          | 19                | 18         | 8        | 7   | 0    |  |
| cmd[3      | 1:0]   | ор |                                                                                                             | addr              | cor        | ıfig     |     | data |  |

Note that the address extracted from cmd[31:0] ranges from **0 to 4095.** This is due to a misalignment between how the PATTERN accesses data (by byte) and how DRAM stores data (by word). Specifically, each word in DRAM is 4 bytes, but the address in the command is byte-based. This mismatch results in the observed address range. The mapping method is illustrated below.

| DRAM address | data       | cmd.addr | data |
|--------------|------------|----------|------|
| 0x0800       | 0xaf7f06fa | 0        | 0xfa |
|              |            | 1        | 0x06 |
|              |            | 2        | 0x7f |
|              |            | 3        | 0xaf |
| 0x0801       | 0x044caa7d | 4        | 0x7d |
|              |            | 5        | 0xaa |
|              |            | 6        | 0x4c |
|              |            | 7        | 0x04 |
| 0x0BFF       | 0x8e30b926 | 4092     | 0x26 |
|              |            | 4093     | 0xb9 |
|              |            | 4094     | 0x30 |
|              |            | 4095     | 0x8e |

#### Input

| Input         | Bit | Description                                      |
|---------------|-----|--------------------------------------------------|
| clk           | 1   | Clock signal, for positive edge triggered design |
| rst_n         | 1   | Asynchronous active-low reset                    |
| pat_valid     | 1   | Handshake signal                                 |
|               |     | High when cmd[31:0] is valid                     |
| pat_ready     | 1   | Handshake signal                                 |
|               |     | High when PATTERN is ready to receive dout[7:0]  |
| cmd           | 32  | Command to issue a transaction                   |
| awready_m_inf | 1   | AWREADY                                          |
| wready_m_inf  | 1   | WREADY                                           |
| bvalid_m_inf  | 1   | BVALID                                           |
| bresp_m_inf   | 2   | BRESP                                            |
| arready_m_inf | 1   | ARREADY                                          |
| rvalid_m_inf  | 1   | RVALID                                           |
| rdata_m_inf   | 128 | RDATA                                            |

- 1. cmd is tied to unknown while pat\_valid not asserted.
- 2. pat\_ready wait for the assertion of sdma\_valid.
- 3. Please refer to "AXI\_introduction" for detailed description of input AXI signals.

# Output

| Output        | Bit | Description                                          |
|---------------|-----|------------------------------------------------------|
| sdma_ready    | 1   | Handshake signal                                     |
|               |     | High when SDMA is ready to receive cmd[31:0]         |
| sdma_valid    | 1   | Handshake signal. High when dout[7:0] is valid or a  |
|               |     | write operation is completed.                        |
| dout          | 8   | Data read from DRAM, don't care if it's a write cmd. |
| awvalid_m_inf | 1   | AWVALID                                              |
| awaddr_m_inf  | 32  | AWADDR                                               |
| wvalid_m_inf  | 1   | WVALID                                               |
| wdata_m_inf   | 128 | WDATA                                                |
| bready_m_inf  | 1   | BREADY                                               |
| arvalid_m_inf | 1   | ARVALID                                              |
| araddr_m_inf  | 32  | ARADDR                                               |
| rready_m_inf  | 1   | RREADY                                               |

- 1. All output signals (except for sdma\_ready) must be **zero/low** with the **asynchronous reset** when rst\_n is **low**.
- 2. **sdma\_ready** must be **high** with the **asynchronous reset** when rst\_n is **low**.
- 3. Please refer to "AXI\_introduction" for detailed description of output AXI signals.

#### **SPEC**

#### Top module

- 1. Top module name: SDMA (File name: SDMA.v)
- 2. The execution latency is limited in 1000 cycles for single pattern. The latency is the clock cycles between the (pat\_valid, sdma\_ready) handshake and the (pat\_ready, sdma\_valid) handshake.

#### Reset

- 3. It is **asynchronous reset** and **active-low** architecture. If you use synchronous reset (considering reset after clock starting), you may fail to reset signals.
- 4. The reset signal (**rst n**) would be given only once at the beginning of simulation.
- 5. All output signals (except for sdma\_ready) must be **zero/low** with the asynchronous reset when rst n is low.
- 6. **sdma ready** must be **high** with the asynchronous reset when rst n is low.

#### **Input Signals**

- 7. All input signals are synchronized at **positive edge of the clock**.
- 8. pat\_valid will come after reset.
- 9. pat\_valid remains asserted until a successful handshake with sdma\_ready.
- 10. pat valid will not be asserted before the previous command is done (except for the first one).
- 11. cmd remains valid while pat valid asserted.
- 12. pat ready waits for the assertion of sdma valid.

#### **Output Signals**

- 13. All output signals should be synchronized at **positive edge of clock**.
- 14. The TA's pattern will capture your output for checking at clock negative edge.
- 15. Once sdma\_valid asserted, it should **remain high** until a successful handshake with pat ready.
- 16. After a successful handshake with pat\_ready, **sdma\_valid** must be **pulled down** at the next clock cycle.
- 17. sdma valid cannot overlap with pat valid at any time.

#### **DRAM**

- 18. TA's pattern checks the correctness of **all data** stored in the DRAM after every command is done (at the clock cycle when successful (pat\_ready, sdma\_valid) handshake occurs).
- 19. You may set DRAM latency to 1 clock cycle to simplify the design process. However, the **performance** will be calculated under provided DRAM settings

#### **Synthesis**

- 20. You are **not** allowed to modify syn.tcl, except for cycle time (CYCLE).
- 21. You can adjust your clock period, but the maximum period is 10 ns. The precision of clock period is 0.1, for example, 4.5 is allowed, 4.55 is not allowed.
- 22. The area is limited in **150,000**.
- 23. The synthesis time should be less than 2 hours.
- 24. The synthesis result of data type **cannot** include any **latches** (using ctrl+F to find the term of "**Latch**" or using the command ./08 check in 02 SYN/).
- 25. After synthesis, you can check SDMA.timing. The timing report should be **non-negative (MET)**.

# **Gate-level simulation**

- 26. The gate-level simulation **cannot** include any **timing violations**.
- 27. The cycle time used in Gate-Level Simulation must be the **same** as the cycle time used in synthesis.

#### **Supplement**

- 28. In this assignment, you are **NOT** allowed to use DesignWare IP.
- 29. Please check whether there is any wire/reg/submodule being named as "error", "fail", "pass", "congratulations", "latch". All letters used in the formats of uppercase or lowercase is prohibited. If there is, you will fail this homework.
- 30. Don't write Chinese or other language comments in the file you sent.
- 31. Any error messages during synthesis and simulation, regardless of the result will lead to failure in this lab.
- 32. The score is only based on the final version you submit to 09\_SUBMIT in your last upload. Please ensure that you successfully upload the latest version.
- 33. During byte-sized **incremental** memory access, redundant read operations may be avoided by optimizing for **consecutive or overlapping accesses** (account for 42% of the test patterns).

# Block Diagram



Figure 7. System Block Diagram

# Homework Upload

- 1. Please use the commands we provided to tar whole file under 09\_SUBMIT/ and to submit your homework
  - > 1st demo deadline : 2025/5/15 (Thu.) 12:00:00
  - 2nd\_demo deadline : 2025/5/22 (Thu.) 12:00:00
- 2. Please check the homework file again after you upload it. If you upload the wrong file, you will **fail** this homework.
- 3. When TA demos your design, a hidden dram.dat will be included.

#### **Grading Policy**

The performance is determined by the area, cycle time and **gate-level** simulation latency of your design. The less cost your design has, the higher grade you get.

The score is only based on the demo result you submit with 09\_SUBMIT. Please ensure that you successfully upload the latest version.

- 1. Function Validity: 70%
  - ◆ PASS 01\_RTL, 02\_SYN, and 03\_GATE
- 2. Performance: 30%
  - ◆ Performance = Area<sup>2</sup> \* Total\_Latency \* Cycle\_Time

#### **Command List**

- Verilog RTL simulation (01\_RTL/):
  - ♦ ./01 run vcs rtl
- Synthesis (02 SYN/):
  - ♦ ./01\_run\_dc\_shell
  - **♦** ./08\_check
- ❖ Gate level simulation (03 GATE/):
  - ♦ ./01 run vcs gate
- Submit your files (09 SUBMIT/):
  - ♦ ./00\_tar 10.0
    - 10.0 should be replaced with the cycle time you use.
  - ♦ ./01 submit
    - You must type 'y' when you are ready to hand in your homework.
  - **♦** ./02 check
- Waveform for debug:
  - ♦ nWave &
  - ♦ find \*.fsdb
  - shift+L for reloading the \*.fsdb file after you simulate your design again.

#### Reference Waveform



Figure 8. The example of input waveform



Figure 9. The example of input handshake



Figure 10. The example of output handshake

# Debug

You can set the DRAM latency to 1 cycle in "00\_TESTBED/pseudo\_DRAM.vp" to make the waveform easier to read and better observe the handshake behavior.

```
// PERF

detine K_LAT_MAX 200

`define W_LAT_MAX 200

`define B_LAT_MAX 15

`define R_LAT_MIN 100

`define W_LAT_MIN 5

// DEBUG

// detine R_LAT_MAX 1

// `define W_LAT_MAX 1

// `define B_LAT_MIN 1

// `define R_LAT_MIN 1

// `define W_LAT_MIN 1

// `define W_LAT_MIN 1

// `define B_LAT_MIN 1
```

Figure 11. DRAM latency settings