# Paolo Baesso

AIDA Trigger logic unit (TLU)

6th October 2017

Board fmc\_tlu\_v1d.

Paolo Baesso - 2016 paolo.baesso@bristol.ac.uk

# **Contents**

| Co | ontents                                                                                                  | ii                    |
|----|----------------------------------------------------------------------------------------------------------|-----------------------|
| 1  | Preparation 1.1 I/O voltage setting                                                                      | 1<br>1<br>2           |
| 2  | TLU Hardware  2.1 Inputs and interfaces  2.2 Clock LEMO  2.3 Trigger inputs  2.4 I <sup>2</sup> C slaves | 5<br>5<br>7<br>7<br>8 |
| 3  | Clock 3.1 Input selection                                                                                | 11<br>11<br>12        |
| 4  | DUT signals 4.1 Trigger inputs                                                                           | 13<br>14<br>14<br>20  |
| 5  | Appendix                                                                                                 | 21                    |
| 6  | Functions 6.1 Functions                                                                                  | <b>25</b> 26          |
| 7  | IPBus Registers                                                                                          | 29                    |
| 8  | EUDAQ Parameters 8.1 INI file                                                                            | <b>37</b> 37 39       |

# Preparation

Before powering the Trigger Logic Unit (TLU) it is necessary to follow a few steps to ensure the board and the Field Programmable Gate Array (FPGA) work correctly.

The FMC\_TLU\_v1d is designed to plug onto a carrier FPGA board like any other FPGA Mezzanine Card (FMC) mezzanine board, although its form factor does not comply with the ANSI-VITA-57-1 standard.

The firmware developed at University of Bristol is targeted to work with the Enclustra AX3 board, which must be plugged onto a PM3 base, also produced by Enclustra. The firmware is written on the FPGA using a Joint Test Action Group (JTAG) interface. Typically a breakout board will be required to connect the Xilinx programming cable to the Enclustra PM3.

Currently, it is recommended to use the following:

- MA-PM3-W-R5: Mars PM3 base board
- MA-AX3-35-1I-D8-R3: Marx AX3 module (hosts a Xilinx XC7A35T-1CSG324I)
- MA-PM3-ACC-BASE: Accessory kit, including a JTAG breakout board to connect Xilinx programming cables. Also includes a 12 V power supply to power the PM3.

## 1.1 I/O voltage setting

The I/O pins of the PM3 can be configured to operate at 2.5 V or 3.3 V; the factory default is 2.5 V but the FMC\_TLU\_v1d requires 3.3 V logic. The user should make sure to select the appropriate voltage by operating on DIP-switch CFG-A/S1200 (pin 1 set to ON).

For reference, a top view of the board is provided in the appendix at page 21.



## Warning

Please double check the PM3 board manual for the correct way to change the I/O voltage setting. Enclustra has been changing their hardware recently.

# 1.2 Xilinx programming cable

The JTAG pins on the PM3 are located on the header J800 (20-way, 2.54 mm pitch). The breakout board provided by Enclustra sits on top of the header and connects the pins to a 14-way Molex milli-grid header so that it is possible to plug the Xiling programming cable directly onto it. However, when the FMC\_TLU\_v1d is mounted on a base plate as shown in figure 1.1, the breakout board has to be detached from the PM3 because it interferes with the mounting screws.

The connection between J800 and the breakout can be achieved by using two standard 20-way Insulation-Displacement Contact (IDC) cables as shown in figure 1.2.



Figure 1.1: FMC\_TLU\_v1d and PM3 mounted on a base plate: in this configuration it is not possible to install the breakout board on the PM3 because the mountings screws are in the way.



Figure 1.2: Connecting the Xilinx programming cable to the PM3 in an ugly (but effective) way.

# **TLU Hardware**

Board FMC\_TLU\_v1d is an evolution of the miniTLU designed at the University of Bristol (UoB). The board shares a few features with the miniTLU but also introduces several improvements. This chapter illustrates the main features of the board to provide a general view of its capabilities and an understanding of how to operate it in order to communicate with the Device Under Test (DUT)s.

# 2.1 Inputs and interfaces

#### **FMC**

The board must be plugged onto a FMC carrier board with an FPGA in order to function correctly. The connection is achieved using a low pin count FMC connector. The list of the pins used is provided in appendix at page 21.

#### **DUT**

The DUTs are connected to the TLU using standard size High-Definition Multimedia Interface (HDMI) connectors<sup>1</sup>. In this version of the hardware, up to four DUTs can be connected to the board. In this document the connectors will be referred to as HDMI\_DUT\_1, HDMI\_DUT\_2, HDMI\_DUT\_3 and HDMI\_DUT\_4. The connectors expect 3.3 V Low Voltage Differential Signaling (LVDS) signals and are bi-directional, i.e. any differential pair can be configured to be an output (signal from the TLU to the DUT) or an input (signals from the DUT to the TLU) by using half-duplex line transceivers. Figure 2.1 illustrates how the differential pairs are connected to the transceivers.

<sup>&</sup>lt;sup>1</sup>In the miniTLU hardware there were miniHDMI connectors.

**HDMI PIN HDMI Signal Name Enable Signal Name** ENABLE\_CLK\_TO\_DUT 1 HDMI\_CLK ENABLE\_DUT\_CLK\_FROM\_FPGA 2 GND ENABLE\_CLK\_TO\_DUT 3 HDMI\_CLK \* ENABLE\_DUT\_CLK\_FROM\_FPGA  $\overline{4}$ CONT ENABLE\_CONT\_FROM\_FPGA 5 GND CONT\* ENABLE\_CONT\_FROM\_FPGA 6 7 BUSY ENABLE\_BUSY\_FROM\_FPGA 8 GND 9 BUSY\* ENABLE\_BUSY\_FROM\_FPGA 10 SPARE ENABLE\_SPARE\_FROM\_FPGA 11 GND 12 SPARE\* ENABLE\_SPARE\_FROM\_FPGA 13 n.c. 14 HDMI\_POWER 15 TRIG ENABLE\_TRIG\_FROM\_FPGA 16 TRIG\* ENABLE\_TRIG\_FROM\_FPGA 17 GND 18 n.c. 19 n.c.

Table 2.1: HDMI pin connections.

### Note



The input part of the transceiver is configured to be always on. This means that signals going *into* the **TLU** are always routed to the logic (**FPGA**). By contrast, the output transceivers have to be enabled and are off by default: signal sent from the logic to the **DUT**s cannot reach the devices unless the corresponding enable signal is active.

Table 2.1 shows the pin naming and the corresponding output enable signal. The clock pairs have two different enable signals to select the clock source (see section 3 for more details). In general only one of the clock sources should be active at any time.

The enable signals can be configured by programming two General Purpose Input/Output (GPIO) bus expanders via Inter-Integrated Circuit (I<sup>2</sup>C) interface as described in section 2.4. In terms for functionalities, the four HDMI connectors are identical with one exception: the clock signal from



Figure 2.1: Internal configuration of the HDMI pins for the DUTs. The path from the DUT to the FPGA is always active. The path from the FPGA to the DUT can be enabled or disabled by the user.

HDMI\_DUT\_4 can be used as reference for the clock generator chip mounted on the hardware. For more details on this functionality refer to section 3.

## 2.2 Clock LEMO

The board hosts a two-pin LEMO connector that can be used to provide a reference clock to the clock generator (see section 3) or to output the clock from the TLU to the external world, for instance to use it as a reference for another TLU. The signal level is 3.3 V LVDS.

As for the differential pairs of the DUTs, the pins of this connector are wired to a transceiver configured to always accept the incoming signals. The outgoing direction must be enabled by using the ENABLE\_CLK\_TO\_LEMO signal, which can be configured using the bus expander described in in section 2.4.

## 2.3 Trigger inputs

Board FMC\_TLU\_v1d can accept up to six trigger inputs over the LEMO connectors labelled IN\_1, IN\_2, IN\_3, IN\_4, IN\_5 and IN\_6. The FMC\_TLU\_v1d uses internal high-speed<sup>2</sup> discriminators to detect a valid trigger signal. The voltage thresholds can be adjusted independently for each input in a range from -1.3 V to +1.3 V with 40  $\mu$ V resolution.

The adjustment is performed by writing to two 16-bit Digital to Analog Converter (DAC)s via I<sup>2</sup>C interface as described in section 2.4.

The DACs can either use an internal reference voltage of 2.5 V or an external one of 1.3 V provided by the TLU: it is recommended to choose the external one by configuring the appropriate register in the devices.

 $<sup>^2500\</sup>pm30$  ps propagation delay.

|             | Ou        | tput       |
|-------------|-----------|------------|
|             | DAC2(Ic2) | DAC1 (Ic1) |
| Threshold 0 | 0         |            |
| Threshold 1 | 1         |            |
| Threshold 2 |           | 0          |
| Threshold 3 |           | 1          |
| Threshold 4 |           | 2          |
| Threshold 5 |           | 3          |

Table 2.2: DAC outputs and corresponding threshold inputs.

The correspondence between DAC slave and thresholds is shown in table 2.2.

## 2.4 $I^2C$ slaves

The I<sup>2</sup>C interface on the FMC\_TLU\_v1d can be used to configured several features of the board. Table 2.3 lists all the valid addresses and the corresponding slave on the board. The Enclustra lines refer to slaves located on the PM3 board; these slaves can be ignored with the exception of the bus expander. The Enclustra expander is used to enable/disable the I<sup>2</sup>C lines going to the FMC connector.

## Note



After a power cycle the Enclustra expander is configured to disable the  $I^2C$  interface pins. This means that it is impossible to communicate to any  $I^2C$  slave on the TLU until the expander has been enabled.

The interface is enable by setting bit 7 to 0 on register 0x01 of the Enclustra expander.

Once the interface is enabled it is possible to read and write to the devices listed in the top part of table 2.3. The user should reference the manual of each individual component to determine the register that must be addressed. The rest of this section is meant to provide an overview of the slave functionalities.

#### DAC

Each DAC has four outputs that can be configured independently. DAC1 is used to configure the thresholds of the first four trigger inputs; DAC2 configures the remaining two thresholds.

The DACs should be configured to use the TLU voltage reference of 1.3 V. In these conditions, writing a value of 0x00000 to a DAC output will set the corresponding threshold to -1.3 V while a value of 0xFFFF will set it to +1.3 V.

2.4. *PC SLAVES* 9

**FUNCTION** CHIP ID **ADDRESS** IC1 AD5665RBRUZ DAC1 0x1F IC2 DAC2 AD5665RBRUZ 0x13 IC5 24AA025E48T **EEPROM** 0x50 IC6 PCA9539PW I2C Expander1 0x74 IC7 PCA9539PW I2C Expander2 0x75 IC8\_9 Si5345A Clock Generator 0x68 Enclustra slaves 0x21 Enclustra Bus Expander Enclustra System Monitor 0x21 Enclustra EEPROM 0x54Enclustra slave 0x64

Table 2.3: I<sup>2</sup>C addresses of the TLU.

#### **EEPROM**

The Electrically Erasable Programmable Read-Only Memory (EEPROM) located on the board contains a factory-set unique number, used to identify each FMC\_TLU\_v1d unequivocally. The number is comprised of six bytes written in as many memory locations.

The identifier is always in the form: 0xD8 80 39 XX XX with the top three bytes indicating the manufacturer and the bottom three unique to each device.

## Bus expander

The expanders are used as electronic switched to enable and disable individual lines. Each expander has two 8-bit banks; the values of the bits, as well as their direction (input/output) can be configured via the I<sup>2</sup>C interface. For the purpose of the TLU, all the expander pins should be configured as outputs since they must drive the enable signals on the DUT transceivers.

### Clock generator

The clock for FMC\_TLU\_v1d can be generated using various external or internal references (see section 3 for further details). In order to reduce any jitter from the clock source and to provide a stable clock, the board hosts a Si5345 clock generator that needs to be configured via I<sup>2</sup>C interface.

The configuration involves writing  $\sim$ 380 register values. A configuration file, containing all the register addresses and the corresponding values, can be generated using the ClockBuilder tool available from Silicon Labs.

The registers addresses between 0x026B and 0x0272 contain user-defined values that can be used to identify the configuration version: it is advisable to check those registers and ensure that they contain the correct code to ensure

that the chip is configured according to the TLU specifications.

## **TLU Producer**



When using the TLU producer to configure hardware, the location of the configuration file can be specified by setting the CLOCK\_CFG\_FILE value in the *conf* file for the producer. If no value is specified, the software will look for the configuration file ../conf/confClk.txt i.e. if the euRun binary file is located in ./eudaq/bin, then the default configuration file should reside in ./eudaq/conf. The configuration will produce an error if the file is not found.

# Clock

The TLU can use various sources to produce a stable 40 MHz clock<sup>1</sup>. A Low-voltage Positive Emitter-Coupled Logic (LVPECL) crystal provides the reference 50 MHz clock for a Si5345A jitter attenuator. The Si5345A can accept up to four clock sources and use them to generate the required output clocks. In the TLU the possible sources are: pair of external pins LK4\_9 and LK3\_9, differential LEMO connector LM1\_9, FPGA pins (CLK\_FROM\_FPGA) and one of the four HDMI connectors (HDMI\_DUT\_4).

The low-jitter clock generated by the Si5345A can be distributed to up to ten recipients. In the TLU these are: the four DUTs via HDMI connectors, the differential LEMO cable, the FPGA, connector J1 as a differential pair (pins 4 and 6) and as a single ended signal (pin 8), two test resistors R24\_9 and R54\_9. The DUTs can receive the clock either from the Si5435A or directly from the FPGA: when provided by the clock generator, the signal name is

the FPGA: when provided by the clock generator, the signal name is CLK\\_TO\\_DUT and is enabled by signal ENABLE\_CLK\_TO\_DUT; when the signal is provided directly from the FPGA the line used is DUT\_CLK\_FROM\_FPGA and is enabled by ENABLE\_DUT\_CLK\_FROM\_FPGA.

The firmware uses the clock generated by the Si5345A except for the block enclustra\_ax3\_pm3\_infra which relies on a crystal mounted on the Enclustra board to provide the IPBus functionalities (in this way, at power up the board can communicate via IPBus even if the Si5345A is not configured).

# 3.1 Input selection

The Si5345 has four inputs that can be selected to provide the clock alignment; the selection can be automatic or user-defined.

<sup>&</sup>lt;sup>1</sup>For some applications a 50 MHz clock will be required instead

Table 3.1: Si5345 Input Selection Configuration.

| Register Name   | Hex Address [Bit Field] | Function                                       |
|-----------------|-------------------------|------------------------------------------------|
|                 |                         | Selects manual or automatic switching modes.   |
|                 |                         | Automatic mode can be revertive or non-reverti |
|                 |                         | Selections are the following:                  |
| CLK_SWITCH_MODE | 0x0536[1:0]             | 00 Manual                                      |
|                 |                         | 01 Automatic non-revertive                     |
|                 |                         | 02 Automatic revertive                         |
|                 |                         | 03 Reserved                                    |
| IN_SEL_REGCTRL  | 0x052A [0]              | 0 for pin controlled clock selection           |
| IN_SEL_REGCTRL  | UXU32A [U]              | 1 for register controlled clock selection      |
|                 |                         | 0 for IN0                                      |
| IN CEI          | 0.052 4 [2.1]           | 1 for IN1                                      |
| IN_SEL          | 0x052A [2:1]            | 2 for IN2                                      |
|                 |                         | 3 for IN3 (or FB_IN)                           |

# 3.2 Logic clocks registers

LogicClocksCSR: in the new TLU the selection of the clock source is done by programming the Si5345. As a consequence, there is no reason to write to this register. Reading it back returns the status of the PLL on bit 0, so this should read 0x1.

# **DUT** signals

In the old firmware the clock signals ( $dut_clk_n_o$ ,  $dut_clk_p_o$ ) were configured as input/output. The new hardware has the lines separated so  $dut_clk_p_i$  is the input vector and  $dut_clk_p_o$  the output one.

## 4.1 Trigger inputs

The status register (SerdesRst) is as follows:

- bit 0: reset the ISERDES
- bit 1: reset the trigger counters
- bit 2: calibrate IDELAY: This seems to be disconnected at the moment.
- bit 3: fixed to 0
- bit 4, 5: status of thresholdDeserializer(Input0). When the IDELAY modules (prompt, delayed) have reached the correct delay, these two bits should read 00.
- bit 6, 7: status of thresholdDeserializer(Input1)
- bit 8, 9: status of thresholdDeserializer(Input2)
- bit 10, 11: status of thresholdDeserializer(Input3)
- bit 12, 13: status of thresholdDeserializer(Input4)
- bit 14, 15: status of thresholdDeserializer(Input5)
- bit 16, 19: fixed to 0
- bit 20: s\_deserialized\_threshold\_data(Input0)(7)
- bit 21: s\_deserialized\_threshold\_data(Input1)(7)
- bit 22: s\_deserialized\_threshold\_data(Input2)(7)
- bit 23: s\_deserialized\_threshold\_data(Input3)(7)
- bit 24: s\_deserialized\_threshold\_data(Input4)(7)
- bit 25: s\_deserialized\_threshold\_data(Input5)(7)

9 bits are used to determine trigger edges. 8 are from the deserializers, 1 is added as the LSB and is the MSB from the previous word.

## 4.2 Trigger logic

The TLU has six trigger inputs than can be used to generate a valid trigger event. The number of possible different trigger combinations is  $2^6=64$  so a 64-bit word can be used to decide the valid combinations. In the hardware the 64-bit word is split into two 32-bit words and the rules to generate the trigger can be specified by the user by writing in the two 32-bit registers TriggerPattern\_highW and TriggerPattern\_lowW: the first stores the

32 most significative bits of the trigger word, the latter stores the least significative bits.

The user can select any combination of the trigger inputs and declare it a valid trigger pattern by setting a 1 in the corresponding trigger configuration word. Tables 4.1 and 4.2 show an example of how to determine the trigger configuration words: whenever a valid trigger combination is encountered, the user should put a 1 in the corresponding row under the PATTERN column. The pattern thus obtained is the required word to write in the configuration register.

It is important to note that this solution allows the user to set veto pattern as well: for instance if only word 31 from table 4.1 were picked, then the TLU would only register a trigger when the combination  $\overline{I_5}$  +  $I_4$  +  $I_3$  +  $I_2$  +  $I_1$  +  $I_0$  was presented at its inputs. In other words, in this specific case  $I_5$  would act as a veto signal.

The default configuration in the firmware is Hi= 0xFFFFFFF, Low= 0xFF-FEFFE, which means that as long as any trigger input fires, a trigger will be generated. These words are loaded in the FPGA every time the firmware is flushed.

## **Trigger logic definition**



The user should pay attention to what trigger logic they want to define in order to avoid confusion in the data.

A "1" in the logic table means that the corresponding input must be active to produce a valid trigger. Similarly, a "0" indicates that the corresponding input must be inactive (i.e. is a veto, not an ignore). Any change in input configuration will cause the logic to re-assess the trigger status. The following section gives a brief example.

### Example

In this example we have connected a pulser to two inputs of the TLU, namely input 0 and input 4. The inputs fire with a small, random delay with respect to each other.

In order to ensure that the signals overlap adequately, we use the *stretch* register (see chapter 7) to increase the length of the pulses: we extend *in0* to 10 clock cycles and *in4* to 8 clock cycles. The resulting signals are shown in figure 4.1.

We can now define the trigger logic to be used to assert a valid trigger: we only consider the lower 32-bits of the trigger word and see how different values can produce very different results.

• Trigger Least Significant Bit (LSB) word= 0x00020000. This indicates that the only valid trigger combination occurs when both *in0* and *in4* 

Table 4.1: Example of configuration word for the least significative bits of the trigger registers: the only valid configuration is represented by  $\overline{I_5}$  +  $I_4$  +  $I_3$  +  $I_2$  +  $I_1$  +  $I_0$ , i.e. a trigger is accepted if all the inputs, except  $I_5$ , present a logic 1 at the same time. The user would then write the resulting word 0x80000000 in the TriggerPattern\_lowW register.

| DEC | I5 | I4 | I3 | I2 | I1 | I0 | PATTERN | CONFIG.<br>WORD |                | $2^n$      |        |     |       |
|-----|----|----|----|----|----|----|---------|-----------------|----------------|------------|--------|-----|-------|
| 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0       |                 |                | 1          |        |     |       |
| 1   | 0  | 0  | 0  | 0  | 0  | 1  | 0       |                 |                | 2          |        |     |       |
| 2   | 0  | 0  | 0  | 0  | 1  | 0  | 0       | 0               |                | 4          |        |     |       |
| 3   | 0  | 0  | 0  | 0  | 1  | 1  | 0       |                 |                | 8          |        |     |       |
| 4   | 0  | 0  | 0  | 1  | 0  | 0  | 0       |                 | 1              | 16         |        |     |       |
| 5   | 0  | 0  | 0  | 1  | 0  | 1  | 0       | 0               |                | 32         |        |     |       |
| 6   | 0  | 0  | 0  | 1  | 1  | 0  | 0       |                 |                | 64         |        |     |       |
| 7   | 0  | 0  | 0  | 1  | 1  | 1  | 0       |                 |                | 128        |        |     |       |
| 8   | 0  | 0  | 1  | 0  | 0  | 0  | 0       |                 |                | 256        |        |     |       |
| 9   | 0  | 0  | 1  | 0  | 0  | 1  | 0       | 0               |                | 512        |        |     |       |
| 10  | 0  | 0  | 1  | 0  | 1  | 0  | 0       | 1               |                | 1024       |        |     |       |
| 11  | 0  | 0  | 1  | 0  | 1  | 1  | 0       |                 |                | 2048       |        |     |       |
| 12  | 0  | 0  | 1  | 1  | 0  | 0  | 0       |                 | 1              | 4096       |        |     |       |
| 13  | 0  | 0  | 1  | 1  | 0  | 1  | 0       | 0               | LOWEST 32-bits | 8192       |        |     |       |
| 14  | 0  | 0  | 1  | 1  | 1  | 0  | 0       |                 |                |            |        | 2-b | 16384 |
| 15  | 0  | 0  | 1  | 1  | 1  | 1  | 0       |                 | [3]            | 32768      |        |     |       |
| 16  | 0  | 1  | 0  | 0  | 0  | 0  | 0       |                 | ES.            | 65536      |        |     |       |
| 17  | 0  | 1  | 0  | 0  | 0  | 1  | 0       | 0               | [ ]            | 131072     |        |     |       |
| 18  | 0  | 1  | 0  | 0  | 1  | 0  | 0       |                 |                | 121        | 262144 |     |       |
| 19  | 0  | 1  | 0  | 0  | 1  | 1  | 0       |                 |                | 524288     |        |     |       |
| 20  | 0  | 1  | 0  | 1  | 0  | 0  | 0       |                 | 1              | 1048576    |        |     |       |
| 21  | 0  | 1  | 0  | 1  | 0  | 1  | 0       | 0               |                | 2097152    |        |     |       |
| 22  | 0  | 1  | 0  | 1  | 1  | 0  | 0       |                 |                | 4194304    |        |     |       |
| 23  | 0  | 1  | 0  | 1  | 1  | 1  | 0       |                 |                | 8388608    |        |     |       |
| 24  | 0  | 1  | 1  | 0  | 0  | 0  | 0       |                 | 1              | 16777216   |        |     |       |
| 25  | 0  | 1  | 1  | 0  | 0  | 1  | 0       | 0               |                | 33554432   |        |     |       |
| 26  | 0  | 1  | 1  | 0  | 1  | 0  | 0       |                 |                | 67108864   |        |     |       |
| 27  | 0  | 1  | 1  | 0  | 1  | 1  | 0       |                 |                | 134217728  |        |     |       |
| 28  | 0  | 1  | 1  | 1  | 0  | 0  | 0       |                 | 1              | 268435456  |        |     |       |
| 29  | 0  | 1  | 1  | 1  | 0  | 1  | 0       | ~               |                | 536870912  |        |     |       |
| 30  | 0  | 1  | 1  | 1  | 1  | 0  | 0       | ~ ~             |                | 1073741824 |        |     |       |
| 31  | 0  | 1  | 1  | 1  | 1  | 1  | П       |                 |                | 2147483648 |        |     |       |

Table 4.2: Example of the most significative word of the register: a valid trigger is obtained when the inputs show the same configuration as row DEC 36, 37, 38, 39, 41, 43 and 63. These configuration are in logic OR with that presented in table 4.1. The resulting configuration word is 0x80000AF0.

| DEC | I5 | I4 | I3 | I2 | I1 | I0 | PATTERN | CONFIG.<br>WORD |                   | $2^n$      |
|-----|----|----|----|----|----|----|---------|-----------------|-------------------|------------|
| 32  | 1  | 0  | 0  | 0  | 0  | 0  | 0       |                 |                   | 1          |
| 33  | 1  | 0  | 0  | 0  | 0  | 1  | 0       | 0               |                   | 2          |
| 34  | 1  | 0  | 0  | 0  | 1  | 0  | 0       |                 |                   | 4          |
| 35  | 1  | 0  | 0  | 0  | 1  | 1  | 0       |                 |                   | 8          |
| 36  | 1  | 0  | 0  | 1  | 0  | 0  | 1       |                 |                   | 16         |
| 37  | 1  | 0  | 0  | 1  | 0  | 1  | 1       | <u> </u>        |                   | 32         |
| 38  | 1  | 0  | 0  | 1  | 1  | 0  | 1       | 1 -             |                   | 64         |
| 39  | 1  | 0  | 0  | 1  | 1  | 1  | 1       |                 |                   | 128        |
| 40  | 1  | 0  | 1  | 0  | 0  | 0  | 0       |                 |                   | 256        |
| 41  | 1  | 0  | 1  | 0  | 0  | 1  | 1       | ∢               |                   | 512        |
| 42  | 1  | 0  | 1  | 0  | 1  | 0  | 0       |                 |                   | 1024       |
| 43  | 1  | 0  | 1  | 0  | 1  | 1  | 1       |                 |                   | 2048       |
| 44  | 1  | 0  | 1  | 1  | 0  | 0  | 0       |                 | .                 | 4096       |
| 45  | 1  | 0  | 1  | 1  | 0  | 1  | 0       |                 | HIGHEST 32-bits   | 8192       |
| 46  | 1  | 0  | 1  | 1  | 1  | 0  | 0       | 1               | 1 <del>-</del> 2- | 16384      |
| 47  | 1  | 0  | 1  | 1  | 1  | 1  | 0       |                 | E L               | 32768      |
| 48  | 1  | 1  | 0  | 0  | 0  | 0  | 0       |                 | ES                | 65536      |
| 49  | 1  | 1  | 0  | 0  | 0  | 1  | 0       |                 | H                 | 131072     |
| 50  | 1  | 1  | 0  | 0  | 1  | 0  | 0       |                 | ¥                 | 262144     |
| 51  | 1  | 1  | 0  | 0  | 1  | 1  | 0       |                 |                   | 524288     |
| 52  | 1  | 1  | 0  | 1  | 0  | 0  | 0       |                 |                   | 1048576    |
| 53  | 1  | 1  | 0  | 1  | 0  | 1  | 0       | 0               |                   | 2097152    |
| 54  | 1  | 1  | 0  | 1  | 1  | 0  | 0       | 1               |                   | 4194304    |
| 55  | 1  | 1  | 0  | 1  | 1  | 1  | 0       | ]               |                   | 8388608    |
| 56  | 1  | 1  | 1  | 0  | 0  | 0  | 0       |                 |                   | 16777216   |
| 57  | 1  | 1  | 1  | 0  | 0  | 1  | 0       | 0               |                   | 33554432   |
| 58  | 1  | 1  | 1  | 0  | 1  | 0  | 0       |                 |                   | 67108864   |
| 59  | 1  | 1  | 1  | 0  | 1  | 1  | 0       |                 |                   | 134217728  |
| 60  | 1  | 1  | 1  | 1  | 0  | 0  | 0       |                 |                   | 268435456  |
| 61  | 1  | 1  | 1  | 1  | 0  | 1  | 0       |                 |                   | 536870912  |
| 62  | 1  | 1  | 1  | 1  | 1  | 0  | 0       | 1 ~             |                   | 1073741824 |
| 63  | 1  | 1  | 1  | 1  | 1  | 1  | 1       | 1               |                   | 2147483648 |



Figure 4.1: Input pulses (yellow) and corresponding stretched signals (red). Input 0 is stretched by 10 cycles, input 4 by 8, hence the difference in pulse widths.



Figure 4.2: Trigger configuration 0x00020000. The valid trigger (blue) is asserted only when both signals are high. This condition occurs at frame 39. The trigger is asserted on the following frame.



Figure 4.3: Trigger configuration 0x00020002. The valid trigger (blue) is asserted if in0 is high OR when in0 and in4 are both high at the same time.

are high. The valid trigger goes high 1 clock cycle after this condition is met and remains high up to 1 clock cycle after the condition is no longer valid. This is illustrated in figure 4.2.

• Trigger LSB word= 0x00020002. This indicates that a valid trigger is achieved in two separated configurations (in logic OR): when both inputs are high at the same time (as in the previous case) or if *in0* is active on its own. This is illustrated in figure 4.3. It can be seen that the valid trigger is asserted immediately one clock cycle after *in0* is high and remains high as long as this condition is met. One might assume that specifying the combination with input 4 is redundant, but the following example should show that this is not the case.



Figure 4.4: Trigger configuration 0x00000002. The valid trigger (blue) is asserted only when *in0* is active on its own. As such, two separated trigger pulses are produced because *in4* goes high and returns low before *in0*.

• Trigger LSB word= 0x00000002. This indicates that the only valid configuration is the one where only in0 is high. It is important to understand that in this configuration all other inputs act as veto. This might produce unexpected results if the user is not careful<sup>1</sup>. In figure 4.4 it is possible to see that the logic produces two separated trigger valid pulses, both shorter than the ones in previous examples: the first one is due to in0 going high while in4 is low. As soon as in4 goes high, the trigger condition is no longer met. When in4 returns low, a trigger condition is met again because in0 is still high. In this specific case, the double pulse is caused by the different width of the pulses.

 $<sup>^{1}</sup>$ Specifically, pulse stretch, pulse delay and trigger logic must be configured correctly to avoid unwanted results.

## 4.3 Event buffer

The event buffer IPBus slave has four registers. Writing to EventFifoCSR will reset the First In First Out (FIFO). Reading from either of the register will put their data on the IPBus data line.

Reading from EventFifoCSR returns the following:

- bit 0: FIFO empty flag
- bit 1: FIFO almost empty flag
- bit 2: FIFO almost full flag
- bit 3: FIFO full flag
- bit 4: FIFO programmable full flag
- other bits: 0

# Appendix

# 2.4 Iop view



Figure 3: Top view

| WOLLING                        | CONSTRAINT INSTRUCTION  COT PROPERTY BACKAGE DIN B1 [not north [throughold diser no if0]]] | set_property Factoric in the Background (in estimated as Lang)]] | set_property PACKAGE_PIN K2 [get_ports {threshold_discr_p_i[2]}] | set_property PACKAGE_PIN C6 [get_ports {threshold_discr_p_i[3]}] | set_property PACKAGE_PIN J4 [get_ports {threshold_discr_p_i[4]}] | set_property PACKAGE_PIN H1 [get_ports {threshold_discr_p_i[5]}] | set_property PACKAGE_PIN A1 [get_ports {threshold_discr_n_i[0]}] | set_property PACKAGE_PIN B4 [get_ports {threshold_discr_n_i[1]}] | set_property PACKAGE_PIN K1 [get_ports {threshold_discr_n_i[2]}] | set_property PACKAGE_PIN C5 [get_ports {threshold_discr_n_i[3]}] | set_property PACKAGE_PIN H4 [get_ports {threshold_discr_n_i[4]}] | set_property PACKAGE_PIN G1 [get_ports {threshold_discr_n_i[5]}] |               | set_property PACKAGE_PIN T5 [get_ports {sysclk_40_i_p}] | set_property PACKAGE_PIN T4 [get_ports {sysclk_40_i_n}] | set_property PACKAGE_PIN E3 [get_ports {sysclk_50_o_p}] | set_property PACKAGE_PIN D3 [get_ports {sysclk_50_o_n}] | set_property_PACKAGE_PIN_C2 [set_ports {i2c_reset}] | set_property PACKAGE_PIN F6 [get_ports {gpio}] | set_property PACKAGE_PIN C1 [get_ports {clk_gen_rst}] |               | set_property.PACKAGE_PIN_P5 [get_ports {cont_i[0]}] | set_property PACKAGE_PIN P3 [get_ports {cont_i[1]}] | set_property PACKAGE_PIN N6 [get_ports {cont_i[2]}] | set_property PACKAGE_PIN L5 [get_ports {cont_i[3]}] | to the property DACKAGE DIN MA [act month from 10]]] | set_property FACKAGE_FIN NIT [Set_ports \spare_i[0]]]<br>set_property PACKAGE_PIN N4 [øet_ports {spare_i[1]}] | set_property_PACKAGE | set property PACKAGE PIN M2 [get ports (spare i[3])] |       | set_property PACKAGE_PIN R5 [get_ports {triggers_i[0]}] | set_property PACKAGE_PIN R2 [get_ports {triggers_i[1]}] | set_property PACKAGE_PIN T1 [get_ports {triggers_i[2]}] | set_property PACKAGE_PIN V1 [get_ports {triggers_i[3]}] | set_property PACKAGE_PIN T6 [get_ports {busy_i[0]}] | est property DACKAGE DIN 113 [get ports {busy i[11]] | set_property FACMACE_risk O3 [Set_ports [busy_[1]]] | 2. 2. 2. 2. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. |
|--------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|-------------------------------------------------------|---------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------|-------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|
| MOITO I IGTS INI TIMIN GTSINGS |                                                                                            | set_property PACk                                                |               | set_property PACk                                       | set_property PACk                                       | set_property PACk                                       | set_property PACk                                       | set property PACK                                   | set_property PACk                              | set_property PACk                                     |               | set property PACk                                   | set property PACk                                   | set property PACk                                   | set_property PACk                                   | **************************************               | set_property PACK                                                                                             | set property PACk    | set_property PACk                                    | ,     | set_property PACk                                       | set_property PACk                                       | set_property PACk                                       | set_property PACk                                       | set property PACk                                   | set property PACK                                    | set property PACk                                   |                                                    |
| HIO/NI VOGS                    | 100/MI 40-11                                                                               | = =                                                              | : =                                                              | u                                                                | 드                                                                | 드                                                                | 드                                                                | 띡                                                                | 드                                                                | 드                                                                | 므                                                                | 드                                                                | 드             | 드                                                       | <u>u</u>                                                | Out                                                     | Out                                                     | ţ                                                   | In/Out                                         | Out                                                   | 드             | <u>c</u>                                            | 드                                                   | 드                                                   | 드                                                   | 2                                                    | = =                                                                                                           | : <u>-</u>           | : =                                                  | i.    | u                                                       | u                                                       | 드                                                       | 드                                                       | 드                                                   | 2                                                    | = =                                                 |                                                    |
|                                | throchold dicer n ifol                                                                     | threshold discr p i[1]                                           | threshold discr p i[2]                                           | threshold_discr_p_i[3]                                           | threshold_discr_p_i[4]                                           | threshold_discr_p_i[5]                                           | threshold_discr_n_i[0]                                           | threshold_discr_n_i[1]                                           | threshold_discr_n_i[2]                                           | threshold_discr_n_i[3]                                           | threshold_discr_n_i[4]                                           | threshold_discr_n_i[5]                                           | enclustra clk | sysclk_40_i_p                                           | sysclk_40_i_n                                           | sysclk_50_o_p                                           | sysclk_50_o_n                                           | ior reset                                           | gpio                                           | clk_gen_rst                                           |               | cont i[0]                                           | cont i[1]                                           | cont i[2]                                           | cont_i[3]                                           | [O]                                                  | spare_i[0]<br>spare_i[1]                                                                                      | spare i[2]           | spare_i[2]                                           |       | triggers_i[0]                                           | triggers_i[1]                                           | triggers_i[2]                                           | triggers_i[3]                                           | busy i[0]                                           | ;_;_;<br>hisv_i[1]                                   | busy_[1]<br>husy_i[2]                               |                                                    |
| 100000                         | PACNAGE_TIM                                                                                | 7 7                                                              | : Z                                                              | 90                                                               | 14                                                               | H1                                                               | A1                                                               | B4                                                               | K1                                                               | CS                                                               | H4                                                               | G1                                                               | P17           |                                                         | T4                                                      | E3                                                      | D3                                                      | 5                                                   | <br>F6                                         | C1                                                    |               | P5                                                  | Р3                                                  | N6                                                  | 51                                                  | 7                                                    | N4<br>N4                                                                                                      | : Z                  | M2                                                   | !     | R5                                                      | R2                                                      | T1                                                      | V1                                                      | T6                                                  | 113                                                  | S &                                                 | 2                                                  |
| FPGA Side                      | I A 2.2 D                                                                                  | LA33 P                                                           | LA30_P                                                           | LA31_P                                                           | LA28_P                                                           | LA29_P                                                           | LA32_N                                                           | LA33_N                                                           | LA30_N                                                           | LA31_N                                                           | LA28_N                                                           | LA29_N                                                           |               | CLKO_M2C_P                                              | CLK0_M2C_N                                              | CLK1_M2C_P                                              | CLK1_M2C_N                                              | 1 A 2 1 B                                           | LA24_N                                         | LA21_N                                                | LA00_P_CC     | LA00 N CC                                           | LA01 N CC                                           | LA02 N                                              | LA03_N                                              | 200                                                  | 1A05 N                                                                                                        | 1.406 N              | LA07 N                                               | :<br> | LA08_N                                                  | LA09_N                                                  | LA10_N                                                  | LA11_N                                                  | LA12 N                                              | 1413 N                                               | N_141                                               | 5                                                  |
| 2                              | 1,01                                                                                       | 636                                                              | H34                                                              | 633                                                              | H31                                                              | 630                                                              | H38                                                              | 637                                                              | H35                                                              | 634                                                              | Н32                                                              | G31                                                              |               | Ь Н4                                                    | N H5                                                    | P G2                                                    | N G3                                                    | H25                                                 | H29                                            | H26                                                   | 95            | 67                                                  | 60                                                  | 8H                                                  | G10                                                 | -                                                    | D17                                                                                                           | 117                  | H14                                                  | !     | 613                                                     | D15                                                     | C15                                                     | H17                                                     | G16                                                 | 210                                                  | 019                                                 | ל <del>ו</del>                                     |
| Schematic side                 | FINC_LA                                                                                    | FMC_IA<33>                                                       | FMC_LA<30>                                                       | FMC_LA<31>                                                       | FMC_LA<28>                                                       | FMC_LA<29>                                                       | FMC_LA*<32>                                                      | FMC_LA*<33>                                                      | FMC_LA*<30>                                                      | FMC_LA*<31>                                                      | FMC_LA*<28>                                                      | FMC_LA*<29>                                                      |               | FMC_CLK0_M2C_P                                          | FMC_CLK0_M2C_N                                          | FMC_CLK1_M2C_P                                          | FMC_CLK1_M2C_N                                          | FMC 1A<21>                                          | FMC_LA*<24>                                    | -<br>FMC_LA*<21>                                      | FMC_LA<0>     | FMC LA*<0>                                          | FMC LA*<1>                                          | FMC_LA*<2>                                          | FMC_LA*<3>                                          | /V/*<                                                | FMC_LA <4×                                                                                                    | FMC_LA*<6>           | FMC_LA*<7>                                           |       | FMC_LA*<8>                                              | FMC_LA*<9>                                              | FMC_LA*<10>                                             | FMC_LA*<11>                                             | FMC LA*<12>                                         | EMC 14*<13>                                          | FMC IA*<14>                                         | 57.5                                               |
| Sch                            | BEAN TRICKER BACK                                                                          | BFAM TRIGGER P<1>                                                | BEAM TRIGGER P<2>                                                | BEAM_TRIGGER_P<3>                                                | BEAM_TRIGGER_P<4>                                                | BEAM_TRIGGER_P<5>                                                | BEAM_TRIGGER_N<0>                                                | BEAM_TRIGGER_N<1>                                                | BEAM_TRIGGER_N<2>                                                | BEAM_TRIGGER_N<3>                                                | BEAM_TRIGGER_N<4>                                                | BEAM_TRIGGER_N<5>                                                |               | CLK_TO_FPGA_P                                           | CLK_TO_FPGA_N                                           | CLK_FROM_FPGA_P                                         | CLK_FROM_FPGA_N                                         | 12C RESET N                                         | GPIO                                           | CLK_GEN_RST_N                                         | CLK_GEN_LOL_N | CONT TO FPGA<0>                                     | CONT TO FPGA<1>                                     | CONT TO FPGA<2>                                     | CONT_TO_FPGA<3>                                     | CV VOGE OF EGAGS                                     | SPARE_IO_FFGA<0/                                                                                              | SPARE TO FPGA<2>     | SPARE TO FPGA<3>                                     |       | TRIG_TO_FPGA<0>                                         | TRIG_TO_FPGA<1>                                         | TRIG_TO_FPGA<2>                                         | TRIG_TO_FPGA<3>                                         | BUSY TO FPGA<0>                                     | BIISY TO EPGA<1>                                     | BUSY TO FPGA<3>                                     | , , , , , , , , , , , , , , , , , , ,              |

| set_property PACKAGE_PIN L4 [get_ports {busy_i[3]}} | set_property PACKAGE_PIN L3 [get_ports {dut_clk_i[0]}] set_property PACKAGE_PIN F3 [get_ports {dut_clk_i[1]}] set_property PACKAGE_PIN D2 [get_ports {dut_clk_i[2]}] set_property PACKAGE_PIN G3 [get_ports {dut_clk_i[3]}] | set_property PACKAGE_PIN N5 [get_ports {cont_o[0]}] set_property PACKAGE_PIN P4 [get_ports {cont_o[1]}] set_property PACKAGE_PIN M6 [get_ports {cont_o[2]}] set_property PACKAGE_PIN L6 [get_ports {cont_o[3]}] | set_property PACKAGE_PIN M4 [get_ports {spare_o[1]}] set_property PACKAGE_PIN M4 [get_ports {spare_o[2]}] set_property PACKAGE_PIN M3 [get_ports {spare_o[2]}] set_property PACKAGE_PIN M5 [get_ports {triggers_o[0]}] set_property PACKAGE_PIN P2 [get_ports {triggers_o[1]}] set_property PACKAGE_PIN R1 [get_ports {triggers_o[2]}] set_property PACKAGE_PIN R1 [get_ports {triggers_o[2]}] | set_property PACKAGE_PIN R7 [get_ports {busy_o[0]}] set_property PACKAGE_PIN U4 [get_ports {busy_o[1]}] set_property PACKAGE_PIN R8 [get_ports {busy_o[2]}] set_property PACKAGE_PIN K5 [get_ports {busy_o[3]}] set_property PACKAGE_PIN K3 [get_ports {dut_clk_o[0]}] set_property PACKAGE_PIN F4 [get_ports {dut_clk_o[1]}] set_property PACKAGE_PIN E2 [get_ports {dut_clk_o[2]}] set_property PACKAGE_PIN E2 [get_ports {dut_clk_o[2]}] set_property PACKAGE_PIN E2 [get_ports {dut_clk_o[2]}] |   |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| ٤                                                   | 드 드 드 드                                                                                                                                                                                                                     | Out Out Out                                                                                                                                                                                                     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                          | Out Out Out Out Out Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| [8]i – vsnq                                         | dut_clk_i[0]<br>dut_clk_i[1]<br>dut_clk_i[2]<br>dut_clk_i[3]                                                                                                                                                                | cont_o[0] cont_o[1] cont_o[2] cont_o[3]                                                                                                                                                                         | spare_o[J] spare_o[J] spare_o[J] triggers_o[J] triggers_o[J] triggers_o[J]                                                                                                                                                                                                                                                                                                                     | busy_o[0] busy_o[1] busy_o[2] busy_o[3] dut_clk_o[0] dut_clk_o[1] dut_clk_o[1] dut_clk_o[3]                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| 4                                                   | L3<br>F3<br>D2<br>G3                                                                                                                                                                                                        | N5<br>M6<br>L6                                                                                                                                                                                                  | M M M M M M M M M M M M M M M M M M M                                                                                                                                                                                                                                                                                                                                                          | 77<br>78<br>75<br>75<br>74<br>74<br>75<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76<br>76                                                                                                                                                                                                                                                                                                                                                                               |   |
| LA15_N                                              | LA16_N<br>LA17_N_CC<br>LA18_N_CC<br>LA19_N                                                                                                                                                                                  | LA00_P_CC<br>LA01_P_CC<br>LA02_P<br>LA03_P                                                                                                                                                                      | LA05_P<br>LA05_P<br>LA05_P<br>LA09_P<br>LA10_P                                                                                                                                                                                                                                                                                                                                                 | 1412_P<br>1413_P<br>1414_P<br>1415_P<br>1416_P<br>1417_P_CC<br>1418_P_CC                                                                                                                                                                                                                                                                                                                                                                                                                           |   |
| Н20                                                 | G19<br>D21<br>C23<br>H23                                                                                                                                                                                                    | G6<br>D8<br>H7<br>G9                                                                                                                                                                                            | G10<br>C10<br>H13<br>G12<br>C14<br>H16                                                                                                                                                                                                                                                                                                                                                         | G15<br>D17<br>C18<br>H19<br>G18<br>D20<br>C22<br>H22                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| FMC_LA*<15>                                         | FMC_LA*<16> FMC_LA*<17> FMC_LA*<18> FMC_LA*<18> FMC_LA*<19>                                                                                                                                                                 | FMC_LA<0> FMC_LA<1> FMC_LA<2> FMC_LA<3> FMC_LA<3>                                                                                                                                                               | FMC_LA<47 FMC_LA<55 FMC_LA<65 FMC_LA<77 FMC_LA<85 FMC_LA<89 FMC_LA<10> FMC_LA<11>                                                                                                                                                                                                                                                                                                              | FMC_LA<12> FMC_LA<13> FMC_LA<14> FMC_LA<15> FMC_LA<15> FMC_LA<15> FMC_LA<16> FMC_LA<16> FMC_LA<17> FMC_LA<17> FMC_LA<18> FMC_LA<19>                                                                                                                                                                                                                                                                                                                                                                | 1 |
| BUSY_TO_FPGA<2>                                     | DUT_CLK_TO_PGA<0><br>DUT_CLK_TO_PGA<1><br>DUT_CLK_TO_PGA<2><br>DUT_CLK_TO_PGA<3>                                                                                                                                            | CONT_FROM_FPGA<0> CONT_FROM_FPGA<1> CONT_FROM_FPGA<2> CONT_FROM_FPGA<3> SPARF_FROM_FPGA<0>                                                                                                                      | SPARE_FROM_FRGACOS<br>SPARE_FROM_FPGAC1><br>SPARE_FROM_FPGAC3><br>TRIG_FROM_FPGAC0><br>TRIG_FROM_FPGAC1><br>TRIG_FROM_FPGAC2><br>TRIG_FROM_FPGAC3>                                                                                                                                                                                                                                             | BUSY_FROM_FPGA<0> BUSY_FROM_FPGA<1> BUSY_FROM_FPGA<2> BUSY_FROM_FPGA<2> BUSY_FROM_FPGA<3> DUT_CLK_FROM_FPGA<0> DUT_CLK_FROM_FPGA<1> DUT_CLK_FROM_FPGA<2> DUT_CLK_FROM_FPGA<2> DUT_CLK_FROM_FPGA<2>                                                                                                                                                                                                                                                                                                 |   |

# **Functions**

The following is a list of files containing the code for the TLU:

- ./eudaq2/user/eudet/misc/fmctlu\_runcontrol.ini: initialization file for the hardware. The location of the file can be passed to the EUDAQ code in the Graphic User Interface (GUI).
- ./eudaq2/user/eudet/misc/fmctlu\_runcontrol.conf:
   configuration file. It contains all the parameters to be loaded in the TLU
   at the beginning of the run. If this file is not found, EUDAQ will use
   a list of default settings. The location of the file (and its name) can be
   passed to the EUDAQ code in the GUI.
- ./eudaq2/user/eudet/misc/fmctlu\_connection.xml: define the IP address and address map of the TLU. The one listed is the default location for the file. A different location can be specified with the ConnectionFile option in the *conf* file for the TLU.
- ./eudaq2/user/eudet/misc/fmctlu\_address.xml: address map for the TLU. The location of the file is specified in the fmctlu\_connection.xml file.
- ./eudaq2/user/eudet/misc/fmctlu\_clock\_config.txt: configuration for the Si5345 clock chip. In order for the hardware to work a configuration file must be present. Those listed are the default name and location for the file; a different file can be specified with the CLOCK\_CFG\_FILE option in the *conf* file for the TLU.
- ./eudaq2/user/eudet/module/src/FMCTLU\_Producer.cc: eudaq producer for the TLU. Contains the methods to initialize, configure, start, stop the TLU producer.
- ./eudaq2/user/eudet/hardware/src/FmctluController.cc: Contains the definition of the hardware class for the TLU and the methods to set and read from its hardware, such as clock chip, DAC, etc. This

lever is abstract with respect to the actual hardware, so that if a future version of the board uses different components it should be possible to re-use this code.

- ./eudaq2/user/eudet/hardware/include/FmctluController.hh: Headers for the controller.
- ./eudaq2/user/eudet/hardware/src/FmctluController.cxx: Executable for the controller.
- ./eudaq2/user/eudet/hardware/src/FmctluHardware.cc:
  This is the code that deals with the actual hardware on the TLU, and contains specific instructions for the chips mounted in the current version. It contains several classes for the ADC, the clock chip, the I/O expanders etc.
- ./eudaq2/user/eudet/hardware/include/FmctluHardware.hh: Header for the hardware.
- ./eudaq2/user/eudet/hardware/src/FmctluI2c.cc: core functions used to read and write from I<sup>2</sup>C compatible slaves.
- ./eudaq2/user/eudet/hardware/include/FmctluI2c.hh: Headers for the I<sup>2</sup>C core.

## 6.1 Functions

enableClkLEMO Enable or disable the output clock to the differential LEMO connector.

**enableHDMI** Set the status of the transceivers for a specific HDMI connector. When enable= False the transceivers are disabled and the connector cannot send signals from FPGA to the outside world. When enable= True then signals from the FPGA will be sent out to the HDMI.

In the configuration file use  $\mathtt{HDMIx\_on} = 0$  to disable a channel and  $\mathtt{HDMI1\_on} = 1$  to enable it (x can be 1, 2, 3, 4).

NOTE: the other direction is always enabled, i.e. signals from the DUTs are always sent to the FPGA.

NOTE: Clock source must be defined separately using SetDutClkSrc (DUTClkSrc in python script).

NOTE: this is called DUTOutputs on the python scripts.

GetFW dsds

getSN dsd

I2C\_enable dsd

InitializeClkChip

**InitializeDAC** 

InitializeIOexp

InitializeI2C

PopFrontEvent

ReadRRegister

ReceiveEvents

ResetEventsBuffer

**SetDutClkSrc** Set the clock source for a specific **HDMI** connector. The source can be set to 0 (no clock), 1 (Si5345) or 2 (FPGA). In the configuration file use HDMIx\_on = N to select the source (x can be 1, 2, 3, 4, N is the clock source).

NOTE: this is called DUTClkSrc on python scripts.

**SetPulseStretchPk** Takes a vector of six numbers, packs them (5-bits each) and sends them to the PulseStretch register.

### SetThresholdValue

**setTrgPattern** Writes two 32-bit words to define the trigger pattern for the inputs. See section 4.1 for details.

SetWRegister

SetUhalLogLevel

# **IPBus Registers**

version Returns the current version of firmware used to program the TLU

#### **DUTINTERFACES**

**DUTMaskW** Writing to this register allows to define which **DUT**s are active when in AIDA mode. The lower 4 bits of the register can be used to define the status of the **DUT**s: 1 for active, 0 for masked. hdmi1 is defined by bit 0, hdmi2 is defined by bit 1, hdmi3 is defined by bit 2, hdmi4 is defined by bit 3.

**IgnoreDUTBusyW** Writing to this register allows to ignore the busy signal from a particular DUT while in AIDA mode. The lower 4 bits are used to define the status for each device. A 1 indicates that the logic should ignore busy signals from the specific DUT.

**IgnoreShutterVetoW** The LSB of this register can be written to define whether the DUT should ignore the shutter veto signal. Normally, when the shutter signal is asserted the DUT reports busy. If this bit is flag the DUT will ignore the shutter signal.

**DUTInterfaceModeW** Write register to define the mode of operation for a **DUT**. Two bits per device can be used to define the mode; currently only two modes are available (AIDA, EUDET).

The bit pairs are packed from the LSB starting with hdmi1 (bits 0, 1), hdmi2 (bits 2, 3), hdmi3 (bits 4, 5), hdmi4 (bits 6, 7).

bit pair X0: EUDETbit pair X1: AIDA

**DUTInterfaceModeModifierW** Write register. This register only affects the EUDET mode of operation. For each DUT two bits can be configured although cyrrently only the lower of the pair is considere. The bit packing

Table 7.1: IPBus register

| NODE            | SUBNODE                   | ADDRESS | MASK | PERMISSION |
|-----------------|---------------------------|---------|------|------------|
| version         |                           | 0x1     |      | r          |
| DUTInterfaces   |                           | 0x1000  |      |            |
|                 | DUTMaskW                  | 0x0     |      | w          |
|                 | IgnoreDUTBusyW            | 0x1     |      | w          |
|                 | IgnoreShutterVetoW        | 0x2     |      | w          |
|                 | DUTInterfaceModeW         | 0x3     |      | w          |
|                 | DUTInterfaceModeModifierW | 0x4     |      | w          |
|                 | DUTInterfaceModeR         | 0xB     |      | r          |
|                 | DUTInterfaceModeModifierR | 0xC     |      | r          |
|                 | DUTMaskR                  | 0x8     |      | r          |
|                 | IgnoreDUTBusyR            | 0x9     |      | r          |
|                 | IgnoreShutterVetoR        | 0xA     |      | r          |
| Shutter         |                           | 0x2000  |      |            |
|                 | ShutterStateW             | 0x0     |      | w          |
|                 | PulseT0                   | 0x1     |      | w          |
| i2c_master      |                           | 0x3000  |      |            |
|                 | i2c_pre_lo                | 0x0     | 0xFF | r/w        |
|                 | i2c_pre_hi                | 0x1     | 0xFF | r/w        |
|                 | i2c_ctrl                  | 0x2     | 0xFF | r/w        |
|                 | i2c_rxtx                  | 0x3     | 0xFF | r/w        |
|                 | i2c_cmdstatus             | 0x4     | 0xFF | r/w        |
| eventBuffer     |                           | 0x4000  |      |            |
|                 | EventFifoData             | 0x0     |      | r          |
|                 | EventFifoFillLevel        | 0x1     |      | r          |
|                 | EventFifoCSR              | 0x2     |      | r/w        |
|                 | EventFifoFillLevelFlags   | 0x3     |      | r          |
| Event_Formatter |                           | 0x5000  |      |            |
|                 | Enable_Record_Data        | 0x0     |      | r/w        |
|                 | ResetTimestampW           | 0x1     |      | W          |
|                 | CurrentTimestampLR        | 0x2     |      | r          |
|                 | CurrentTimestampHR        | 0x3     |      | r          |
| triggerInputs   |                           | 0x6000  |      |            |
|                 | SerdesRstW                | 0x0     |      | w          |
|                 | SerdesRstR                | 0x8     |      | r          |
|                 | ThrCount0R                | 0x9     |      | r          |
|                 | ThrCount1R                | 0xA     |      | r          |
|                 | ThrCount2R                | 0xB     |      | r          |
|                 | ThrCount3R                | 0xC     |      | r          |
|                 | ThrCount4R                | 0xD     |      | r          |
|                 | ThrCount5R                | 0xE     |      | r          |
| triggerLogic    | D. W. T.                  | 0x7000  |      |            |
|                 | PostVetoTriggersR         | 0x10    |      | r          |
|                 | PreVetoTriggersR          | 0x11    |      | r          |
|                 | InternalTriggerIntervalW  | 0x02    |      | W          |
|                 | InternalTriggerIntervalR  | 0x12    |      | r          |
|                 | TriggerVetoW              | 0x04    |      | W          |
|                 | TriggerVetoR              | 0x14    |      | r          |
|                 | ExternalTriggerVetoR      | 0x15    |      | r          |
|                 | PulseStretchW             | 0x06    |      | W          |
|                 | PulseStretchR             | 0x16    |      | r          |
|                 | PulseDelayW               | 0x07    |      | W          |
|                 | PulseDelayR               | 0x17    |      | r          |
|                 | TriggerHoldOffW           | 0x08    |      | w          |
|                 | TriggerHoldOffR           | 0x18    |      | r          |
|                 | AuxTriggerCountR          | 0x19    |      | r          |
|                 | TriggerPattern_lowW       | 0x0A    |      | W          |
|                 | TriggerPattern_lowR       | 0x1A    |      | r          |
|                 | TriggerPattern_highW      | 0x0B    |      | w          |
|                 | TriggerPattern_highR      | 0x1B    |      | r          |
| logic_clocks    |                           | 0x8000  |      |            |
|                 | LogicClocksCSR            | 0x0     |      | r/w        |
|                 | LogicRst                  | 0x1     |      | W          |

is done in a manner similar to the DUTInterfaceMode. Set bit high to allow asynchronous veto using DUT\_CLK when in EUDET mode.

**DUTInterfaceModeR** Read the content of the DUTInterfaceMode register.

**DUTInterfaceModeModifierR** Read status of the DUTInterfaceMode register.

**DUTMaskR** Read the status of the DUTMask register.

**IgnoreDUTBusyR** Read the status of the IgnoreDUTBusy register.

**IgnoreShutterVetoR** Read the status of the IgnoreShutterVeto word (only the last bit is meanigful).

#### **SHUTTER**

**ShutterStateW** The LSB of this register is propagated to the DUTs as shutter signal. This is the signal that the DUTs receive on the cont line.

**PulseT0** Writing to this register will cause the firmware to generate a T0 signal.

**I2C\_MASTER** This section includes registers used to talk to the I<sup>2</sup>C bus.

i2c\_pre\_lo Lower part of the clock pre-scaler value. The pre-scaler is used to reduce the clock frequency of the bus and make it compatible with the I<sup>2</sup>C slaves on the board.

i2c\_pre\_hi Higher part of the clock pre-scaler value.

i2c\_ctrl

i2c\_rxtx

i2c\_cmdstatus

### **EVENTBUFFER**

**EventFifoData** Returns the content of the FIFO. In the current firmware implementation the memory can hold 8192 words (32-bit).

**EventFifoFillLevel** Read register. Returns the number of words written in the FIFO. The lowest 14-bits are the actual data.

**EventFifoCSR** Read or write register. When read it returns the status of the FIFO. Five flags are returned:

- bit 0: empty. Asserted when the FIFO is empty.
- bit 1: almost empty. Asserted when one word remains in the FIFO.
- bit 2: almost full. Asserted when the FIFO can only accept one more word before becoming full.
- bit 3: full. In the current firmware the FIFO can hold 8192 words before filling up.
- bit 4: programmable full. This signal is asserted when the number of words in the FIFO is greater than or equal to the assert threshold (8181). It is de-asserted when the number of words in the FIFO is less than the negate threshold (8180).

When any value is written to this register the FIFO is reset.

EventFifoFillLevelFlags Does not do anything? REMOVE CHECK

### **EVENT\_FORMATTER**

**Enable\_Record\_Data** Read and write register. When written, **CHECK** When read returns the content of the enable record word.

**ResetTimestampW** Write register. Writing any value to this register will cause the firmware to produce a retest timestamp signal (high for one clock cycle of clk\_4x\_logic). At the moment it does not seems to be connected to anything. CHECK

CurrentTimestampLR CHECK

CurrentTimestampHR CHECK

### **TRIGGERINPUTS**

**SerdesRstW** Write register for the SerDes control.

- bit 0: set this bit to reset the ISERDES
- bit 1: set this bit to reset the input trigger counters
- bit 2: s\_calibrate\_delay

SerdesRstR Read register for the SerDes control.

**ThrCount0R** Read register. Returns the number of pulses above threshold for the trigger input.

**ThrCount1R** Read register. Returns the number of pulses above threshold for the trigger input.

- **ThrCount2R** Read register. Returns the number of pulses above threshold for the trigger input.
- **ThrCount3R** Read register. Returns the number of pulses above threshold for the trigger input.
- **ThrCount4R** Read register. Returns the number of pulses above threshold for the trigger input.
- **ThrCount5R** Read register. Returns the number of pulses above threshold for the trigger input.

#### **TRIGGERLOGIC**

- **PostVetoTriggersR** Read register. Returns the number of triggers recorded in the TLU after the veto is applied. These are the triggers actually sent to the DUTs.
- **PreVetoTriggersR** Read register. Returns the number of triggers recorded in the TLU before the veto is applied. This is used for debugging purposes.
- **InternalTriggerIntervalW** Write the number of clock cycles to be used as period for the internal trigger generator. If this number is smaller than 5 then the triggers are disabled. Otherwise the period is number -2.
- **InternalTriggerIntervalR** Read the value written in InternalTriggerIntervalW.
- **TriggerVetoW** Write register. The value written to the LSB of this register is used to generate a veto signal. This can be used to put switch the TLU status: if the bit is asserted the logic will not send new triggers to the DUTs. If the bit is reset the board will process new triggers.
- **TriggerVetoR** Read the content of the TriggerVeto register.
- **ExternalTriggerVetoR** Read register. Bit 0 of this register reports the veto status (1 for veto active, 0 for no veto). The veto is active if the TLU buffer is full or if one of the DUTs is sending a veto signal.
- **PulseStretchW** Write the stretch word for the trigger pulses. The original trigger pulses collected at a trigger input can be stretched by N cycles of the 4x clock (160 MHz, 6.25 ns). N is a number between 0 and 31. The stretched pulse is always at least as long as the original input.
  - The stretch values can be written in the conf file using the parameters  $inX\_STR$  (X=[0...5]).
  - The six words for the inputs are packed in a single 32-bit word written to this register according to the format shown in table 7.2.

**PulseStretchR** Returns the content of the PulseStretch word.

**PulseDelayW** Write the delay word for the trigger pulses. The original pulse is delayed by *N* clycles of the 4x clock (160 MHz, 6.25 ns). *N* is a number between 0 and 31. The six words for the inputs are packed in a single 32-bit word written to this register according to the format shown in table 7.2.

The delay values can be written in the conf file using the parameters  $inX_DEL(X=[0...5])$ .

**PulseDelayR** Returns the content of the PulseDelay word.

**TriggerHoldOffW** Does not do anything? CHECK

TriggerHoldOffR Read the previous register... CHECK

AuxTriggerCountR Auxiliary trigger counter. Used for debug.

**TriggerPattern\_lowW** Write register for the lower 32-bits of the trigger pattern. This pattern is used to select the combinations of trigger signals that produce a valid trigger in the TLU. See section 7 for details.

**TriggerPattern\_lowR** Read register for the lower 32-bits of the trigger pattern. This pattern is used to select the combinations of trigger signals that produce a valid trigger in the TLU. See section 7 for details.

**TriggerPattern\_highW** Write register for the higher 32-bits of the trigger pattern. This pattern is used to select the combinations of trigger signals that produce a valid trigger in the TLU. See section 7 for details.

**TriggerPattern\_highR** Read register for the higher 32-bits of the trigger pattern. This pattern is used to select the combinations of trigger signals that produce a valid trigger in the TLU. See section 7 for details.

## LOGIC\_CLOCKS

**LogicClocksCSR** This is a read/write register. The write function is now obsolete and should be removed. Reading from this register returns the status of the PLL lock: bit 0 is the locked value of the pll (1= locked).

**LogicRst** Writing a 1 in the LSB of this register will reset the PLL and the clocks used by the TLU firmware. It needs to be checked for bugs.

35

Table 7.2: Packing scheme for values in registers used to define the pulse stretch and delay.

| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5   4   3   2   1   10   10   10   10   10   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | 0  |              | P0         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|--------------|------------|
| Register value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 1  |              | b1         |
| Register value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 2  | nput (       | P2         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   6   5   5   8   7   8   5   10   10   10   10   10   10   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 3  | I            | b3         |
| Register value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 4  |              | p4         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10   9   8   7   14   15   14   15   14   15   14   15   14   15   14   15   14   15   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        | 2  |              | 0 <b>q</b> |
| Register value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 9  | 1            | b1         |
| Register value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 7  | uput         | p2         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | 8  | I            | P3         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 6  |              | p4         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 10 |              | P0         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | 11 | 2            | b1         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | 12 | [uput        | p2         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        | 13 | Г            | P3         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17   16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | e      | 14 |              | b4         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | r valu | 15 |              | P0         |
| 30   29   28   27   26   25   24   23   22   21   20   19   18   17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | egiste | 16 |              | b1         |
| 30         29         28         27         26         25         24         23         22         21         20         19         18           x         Input 5         Input 4         Input 4 | R      | 17 | nput 3       | b2         |
| 30     29     28     27     26     25     24     23     22     21     20       x     Input 5     Input 4       x     b4     b3     b2     b1     b0     b4     b3     b2     b1     b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | 18 |              | £9         |
| 30 29 28 27 26 25 24 23 22 21<br>x Input 5 Input 4<br>x b4 b3 b2 b1 b0 b4 b3 b2 b1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        | 19 |              | b4         |
| 30 29 28 27 26 25 24 23 22<br>x Input 5 Input 4<br>x b4 b3 b2 b1 b0 b4 b3 b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 70 |              | 09         |
| 30   29   28   27   26   25   24   23   22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | 21 | <del>1</del> | b1         |
| 30 29 28 27 26 25 24 x Input 5 x b4 b3 b2 b1 b0 b4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        | 22 | ndu.         | <b>b</b> 2 |
| 30 29 28 27 26 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 23 | I            | P3         |
| 30 29 28 27 26 x Input 5 x b4 b3 b2 b1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | 24 |              | <b>b</b> 4 |
| 30 29 28 27 x Input 5 x b4 b3 b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        | 25 |              | P0         |
| 30   29   28   2<br>  x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | 56 | 10           | b1         |
| 30 29 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | 27 | 'nput 🖟      | b2         |
| 8 × ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | 28 | I            | <b>p</b> 3 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        | 59 | p4           |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        | 30 | ×            | ×          |
| 31 ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        | 31 | ×            | ×          |

# **EUDAQ Parameters**

List of parameters that are parsed by the EUDAQ run control GUI to configure the TLU.

The parameters must be included in the INI or CONF file passed to the main window (see fig.8.1).

Not all parameters are needed; if one of the parameters is not present in the files, the code will generally assume a default value, indicated in brackets in the following document [type, default].

## 8.1 INI file

initid [string, "0"] Does not serve any purpose in the code but can be useful to identify configuration settings used in a specific run. EUDAQ will store this information in the run data.

ConnectionFile [string, "file://./FMCTLU\_connections.xml"] Name of



Figure 8.1: Main user iterface of the EUDAQ framework.

- the xml file used to store the information required to communicate with the hardware, such as its IP address and the location of the address map. The default location indicates a file that must be located in the bin folder.
- **DeviceName** [string, "fmctlu.udp"] The name of the type of hardware to be contacted by the IPBus.
- **TLUmod** [string, "1e"] Version of the **TLU** hardware. Reserved for future use.
- **nDUTs** [positive int, 4] Number of **DUT** in the current **TLU**. This is for future upgrades and should not require editing by the user.
- **nTrgIn** [positive int, 6] Number of trigger inputs in the current **TLU**. This is for future upgrades and should not require editing by the user.
- **I2C\_COREEXP\_Addr** [positive int, 0x21] I<sup>2</sup>C address of the core expander mounted on the Enclustra board. This is not required if a different FPGA is used.
- I2C\_CLK\_Addr [positive int, 0x68] I<sup>2</sup>C address of Si5345 clock generator installed on the TLU.
- I2C\_DAC1\_Addr [positive int, 0x13]  $I^2C$  address of DAC installed on the TLU. The DAC is used to configure the threshold of the trigger inputs.
- I2C\_DAC2\_Addr [positive int, 0x1F] I<sup>2</sup>C address of DAC installed on the TLU. The DAC is used to configure the threshold of the trigger inputs.
- **I2C\_ID\_Addr** [positive int, 0x50] I<sup>2</sup>C address the unique ID **EEPROM** installed on the **TLU**. The chip is used to provide a unique identifier to each kit.
- I2C\_EXP1\_Addr [positive int, 0x74] I<sup>2</sup>C address the bus expander used to select the direction of the HDMI pins on the board.
- I2C\_EXP2\_Addr [positive int, 0x75] I<sup>2</sup>C address the bus expander used to select the direction of the HDMI pins on the board.
- **intRefOn** [boolean, false] If true, the DACs installed on the TLU will use their internal voltage reference rather than the one provide externally.
- VRefInt [float, 2.5] Value in volts for the internal reference voltage of the DACs. The voltage is chosen by the chip manufacturer. This is only used if intRefOn= true.
- VRefExt [float, 1.3] Value in volts for the external reference voltage of the DACs. The voltage is determined by a circuit on the TLU and the value of this parameter must reflect such voltage. This is only used if intRefOn= false.

8.2. CONF FILE 39

CONFCLOCK [bool, true] If true, the clock chip Si5345 will be reconfigured when the INIT button is pressed (see figure fig.8.1). The chip is configured via I<sup>2</sup>C interface using a specific text file (see next parameter). After a power cycle, the chip is not configured and must be reconfigured to operate the TLU correctly.

CLOCK\_CFG\_FILE [string, "./../user/eudet/misc/fmctlu\_clock\_config.txt"]

Name of the text file used to store the configuration values of the Si5345.

The file can be generate using the Clockbuilder Pro software provided by SiLabs.

## 8.2 CONF file

- confid [string, "0"] Does not serve any purpose in the code but can be useful to identify configuration settings used in a specific run. EUDAQ will store this information in the run data.
- **verbose** [int, 0] Defines the level of output messages from the **TLU**. 0 indicates minimum output.
- HDMI1\_set [positive int, 0b0001] Defines the direction of the pins for the HDMI1 connector. A 1 indicates that the pin pair is an output, a 0 that they are an input. The order of the pairs is as follow: bit 0= CONT, bit 1= SPARE, bit 2= TRIG, trig 3= BUSY. Note that the direction of the CLOCK pair is defined in a separate parameter.
- **HDMI2\_set** [positive int, 0b0001] Define the direction of the pins for the HDMI2 connector.
- HDMI3\_set [positive int, 0b0001] Define the direction of the pins for the HDMI3 connector.
- HDMI4\_set [positive int, 0b0001] Define the direction of the pins for the HDMI4 connector.