# Embedded Systems Specification and Design Model-based Design and Verification

David Kendall

David Kendall CM0604/KF6009 Lecture 08 1/18

#### Network of Timed Automata





What behaviours is the system capable of?

David Kendall CM0604/KF6009 Lecture 08 2/18

## Parallel Composition: Preliminaries

- Timed automata composed into a network of timed automata consisting of n TA's  $A_i = (L_i, \ell_i^0, C, A, E_i, I_i), 1 \le i \le n$ .
- Assume a common set of clocks and actions
- A location vector is a vector  $\bar{\ell} = (\ell_1, \dots, \ell_n)$ .
- We compose the invariant functions into a common function over location vectors  $I(\bar{\ell}) \cong \bigwedge_i I_i(\ell_i)$ .
- We write  $\bar{\ell}[\ell'_i/\ell_i]$  to denote the vector where the *i*th element  $\ell_i$  of  $\bar{\ell}$  is replaced by  $\ell'_i$ .

David Kendall CM0604/KF6009 Lecture 08 3/18

## **Parallel Composition**

Gives the meaning of a system comprising several components.

#### Definition (Network of TA Semantics)

Let  $A_i = (L_i, \ell_i^0, C, A, E_i, I_i)$  be a network of n timed automata. Let  $\bar{\ell}^0 = (\ell_1^0, \dots, \ell_n^0)$  be the initial location vector. The semantics is defined as a transition system  $(S, s^0, \mathcal{L}, \rightarrow)$ , where

- $S = (L_1 \times \cdots \times L_n) \times \mathbb{R}^{C}_{>0}$  is the set of states,
- $s^0 = (\bar{\ell^0}, \mathbf{0}_C)$  is the initial state,
- $\mathcal{L} = \mathbb{R}_{>0} \cup A$  is the set of labels, and
- ullet  $\to \subseteq S \times S$  is the transition relation defined by the rules for
  - Time Progress (TP)
  - Independent Action (IA), and
  - Synchronising Action (SA)

David Kendall CM0604/KF6009 Lecture 08 4/18

## Transition Rules for Parallel Composition

TP 
$$(\bar{\ell}, v) \xrightarrow{d} (\bar{\ell}, v + d)$$
, if  $\forall d' : 0 \le d' \le d \Rightarrow v + d' \models I(\bar{\ell})$ 

David Kendall CM0604/KF6009 Lecture 08 5/18

## Transition Rules for Parallel Composition

TP 
$$(\bar{\ell}, v) \xrightarrow{d} (\bar{\ell}, v + d)$$
, if  $\forall d' : 0 \le d' \le d \Rightarrow v + d' \models I(\bar{\ell})$   
IA  $(\bar{\ell}, v) \xrightarrow{\tau} (\bar{\ell}[\ell'_i/\ell_i], v')$  if there exists  $(\ell_i, g, \tau, r, \ell'_i) \in E_i$  such that  $v \models g, v' = v[r]$ , and  $v' \models I(\bar{\ell}[\ell'_i/\ell_i])$ 

David Kendall CM0604/KF6009 Lecture 08 5/18

## Transition Rules for Parallel Composition

$$\mathsf{TP} \ (\bar{\ell}, v) \overset{d}{\longrightarrow} (\bar{\ell}, v + d), \text{ if } \forall \, d' : 0 \leq d' \leq d \Rightarrow v + d' \models I(\bar{\ell})$$

- $\begin{tabular}{l} \textbf{IA} & $(\bar{\ell}, v) \xrightarrow{\tau} (\bar{\ell}[\ell_i'/\ell_i], v')$ if there exists $(\ell_i, g, \tau, r, \ell_i') \in E_i$ such that $v \models g$, $v' = v[r]$, and $v' \models I(\bar{\ell}[\ell_i'/\ell_i])$ \\ \end{tabular}$
- SA  $(\bar{\ell}, v) \xrightarrow{c} (\bar{\ell}[\ell'_i/\ell_i, \ell'_j/\ell_j], v')$  if there exists  $(\ell_i, g_i, c?, r_i, \ell'_i) \in E_i$  and  $(\ell_j, g_j, c!, r_j, \ell'_j) \in E_j$  such that  $v \models (g_i \land g_j), v' = v[r_i \cup r_j],$  and  $v' \models I(\bar{\ell}[\ell'_i/\ell_i, \ell'_j/\ell_j])$

David Kendall CM0604/KF6009 Lecture 08 5/18

#### **Exercise**

Construct a (finite prefix of a) behaviour of the parallel composition of the *Lamp* | *User* system

David Kendall CM0604/KF6009 Lecture 08 6/18

## **Property Specification**

- Want to check formal model to see if it has specified properties.
- Interested in both safety and liveness properties
- Safety property
  - Nothing bad ever happens
     E.g. the train is never in the crossing when the gate is open
- Liveness property
  - Something good eventually happens
     E.g. whenever the gate is closed, it is eventually opened again

David Kendall CM0604/KF6009 Lecture 08 7/18

## How to specify properties of a TA

- State properties
   Simple boolean formulas that can be checked with respect to a single state
- Test automata
- Real-time temporal logic
  - Allow the expression of properties that concern executions (paths),
     i.e. sequences of states

David Kendall CM0604/KF6009 Lecture 08 8/18

#### Test Automata

- Construct a TA A<sub>s</sub> that acts as an observer of the model A<sub>m</sub>
- Usually the observer TA includes one special error location
- The property is tested by checking that the observer can never reach its error location in the composition  $A_m \mid A_s$
- Good:
  - Can use simple reachability analysis to test complex properties
- Not so good:
  - May need to modify model in order to allow observation
  - Ad hoc specification may not be correct

David Kendall CM0604/KF6009 Lecture 08 9/18

## Test Automaton Example



- Check that observer is never SAD
- Requires change to GATE model to allow observation
- Check the property for a variety of values of LIMIT

David Kendall CM0604/KF6009 Lecture 08 10/18

## Uppaal's Specification Language

- A simple real-time temporal logic
- Like LTL but with path quantifiers and predicates on clock variables to capture real-time properties
- No nested temporal operators
- Kept simple deliberately so that properties can be decided by reachability testing
- Simple, efficient implementation of verification procedure

David Kendall CM0604/KF6009 Lecture 08 11/18

## Definition of the Specification Language

- Simple state properties
  - ► Location assertions P.ℓ
  - ▶ Process P is in location ℓ E.g. Gate.CLOSED, Train.IN, Observer.SAD, etc.
  - deadlock
  - Clock constraints
    ID REL NAT | ID REL ID | ID REL ID + NAT
    | ID REL ID NAT
    E.g. x >= 3, x > y, x <= y + 4, x == y 2</p>

David Kendall CM0604/KF6009 Lecture 08 12/18

## Definition of the Specification Language ctd

- Assume AP is the set of simple state properties
- The set SP of state properties can be expressed as SP ::= AP | not SP | (SP) | SP or SP | SP and SP | SP imply SP E.g. not Train.IN, Gate.CLOSED or Gate.OPEN, Train.OUT and x
   5, Gate.OPEN imply not TRAIN.IN, deadlock

David Kendall CM0604/KF6009 Lecture 08 13/18

## Definition of the Specification Language ctd

Path properties

- E.g. A[] not deadlock, E<> Gate.OPEN
- Each property in UPPAAL must be expressed as a path property
- N.B. P -> Q is equivalent to A[] (P imply A<> Q)
   But UPPAAL doesn't allow nested path quantifiers in general

David Kendall CM0604/KF6009 Lecture 08 14/18

# All paths



David Kendall CM0604/KF6009 Lecture 08 15/18

# Some path





David Kendall CM0604/KF6009 Lecture 08 16/18

#### Leads to



David Kendall CM0604/KF6009 Lecture 08 17/18

## Example properties

- A[] not deadlock
  - On all executions, in every state, the property not deadlock is true
- E<> Train.In
  - On some execution, in some state, the train is in the crossing
- A[] (Train.In imply Gate.Closed)
  - On all executions, in every state, if the train is in the crossing, the gate is closed
- Gate.Closed -> Gate.Open and (g <= 30)</li>
  - Whenever the gate is closed, it is eventually opened within 30 time units (assumes g is global clock which is reset on entry to Gate.Closed)

David Kendall CM0604/KF6009 Lecture 08 18/18