## Lab3: Pipelined Processor-Part1

## 111550142 尤瑋辰

- 1. Experimental Result
  - a. Show the waveform screen shot of the test we provided.



b. What other cases you've tested? Why you choose them?

I tested sw, addi, and beq instructions (with the branch not taken) to ensure they work.

- 2. Answer the following Questions:
  - a. For each code sequence below, state whether it must stall, can avoid stalls using only forwarding, or can execute without stalling or forwarding.
    - 1. Sequence 1 must stall for one cycle.



2. Sequence 2 can use only forwarding (MEM/WB.Rd = ID/EX.Rs)



- 3. Sequence 3 can execute without stalling or forwarding since all 'addi' instructions are reading data from \$t0, and no other instruction is writing data to \$t0.
- Explain the difference between throughput and latency.
  Throughput, the number of instructions completed per second.
  Latency, the time it takes for instructions to be executed.
- c. A group of students were debating the efficiency of the five-stage pipeline when one student pointed out that not all instructions are active in every stage of the pipeline. After deciding to ignore the effects of hazards, they made the following five statements. Which ones are correct? Explain why or why not.
  - False. First, ALU instruction need to write data back to register. Thus, it can not take fewer stages than five. Second, the pipeline speedup is due to increased throughput not latency.

- 2. True. The reason a pipelined processor can achieve speedup is by increasing throughput. However, reducing the number of cycles instructions take will improve latency but won't impact throughput.
- 3. True. Branch and jump only need 3 stages (IF, ID, EX), so there is some opportunity for improvement.
- 4. True. Without considering hazards, lengthening the pipeline can enable more instructions to be executed within a unit of time, thus enhancing overall throughput.