# Touchscreen Digit Recognition System

ECE 540 Final Project
Team Presentation

## **Project Introduction**

- Goal: Create an alphanumeric character recognition system using Raspberry Pi5 + touch screen + FPGA.
- Touch drawn digit on capacitive touchscreen
- RPi5 captures and pre-processes the input
- FPGA receives image and runs a 2D convolutional neural network that is trained on the EMNIST dataset to identify alphanumeric characters
- Due to time limits, we did not complete the full pipeline but each stage has varying levels of success

# System Architecture Overview

- Touchscreen (FT6336U) connected to RPi5 via I<sup>2</sup>C
- RPi5 uses Python/C to capture touch screen data and convert it to a 28x28 pixel image
- Image sent to FPGA over custom GPIO protocol pixel by pixel
- FPGA receives and buffers the image, prints the results to the UART terminal (using ee\_printf) from the ML model

# OpenCores I<sup>2</sup>C Master Integration (FPGA)

- Open-source i2c\_master\_top.v with Wishbone wrapper
- Successfully connected to FT6336U via SDA/SCL
- Observed 0x03 or 0x0C consistently (no real touch data)
- Tried pull-up resistors and manual reset no change
- Likely issues: bus timing, FSM bugs, wrong command sequence

# RPi5 I<sup>2</sup>C Communication with FT6336U

- Used smbus2 in Python to access FT6336U over I<sup>2</sup>C
- Touch count and coordinates captured reliably
- PIL used to render touch image as grayscale
- Image resized to 28x28 pixels and prepared for transfer



# Custom GPIO Protocol (RPi5 → FPGA)

- 8-bit parallel pixel data via GPIOs JB1 JB4, JB7 JB10
- JA1 = data\_valid
- JA2 = data\_ack (FPGA -> RPI5)
- JA3 = end\_of\_image
- Pi sends pixel + control flags, FPGA latches data
- JA2 toggle confirms FPGA handshake
- Pixel buffer stored in gpio0 peripheral (0x80001400)
- We saw communication between FPGA, RPI5 and Touchscreen, but we cannot access the transferred information

| Raspberry Pi 5 → FPGA (Nexys A7 PMOD GPIO Protocol) |                            |            |                  |                                                   |
|-----------------------------------------------------|----------------------------|------------|------------------|---------------------------------------------------|
| RPi5 GPIO                                           | Protocol Bit               | Wire Color | FPGA<br>PMOD Pin | PMOD Hea ①                                        |
| GPIO26                                              | Bit 0                      | White      | JB1              | PMOD JB                                           |
| GPIO16                                              | Bit 1                      | Grey       | JB2              | PMOD JB                                           |
| GPIO6                                               | Bit 2                      | Purple     | JB3              | PMOD JB                                           |
| GPIO5                                               | Bit 3                      | Blue       | JB4              | PMOD JB                                           |
| GPIO24                                              | Bit 4                      | Green      | JB7              | PMOD JB                                           |
| GPIO23                                              | Bit 5                      | Yellow     | JB8              | PMOD JB                                           |
| GPIO22                                              | Bit 6                      | Orange     | JB9              | PMOD JB                                           |
| GPIO12                                              | Bit 7                      | Brown      | JB10             | PMOD JB<br>(PWM, set<br>correctly in<br>software) |
| GPIO21                                              | Bit 8<br>( data_valid )    | Red        | JA1              | PMOD JA                                           |
| GPIO20                                              | Bit 9<br>( data_ack )      | Black      | JA2              | PMOD JA                                           |
| GPIO13                                              | Bit 10<br>( end_of_image ) | Black      | JA3              | PMOD JA                                           |

## FSM + Pixel Buffer HDL

- Inside the FPGA, we implemented an FSM with three main states: IDLE, RECEIVE, and WAIT ACK.
  - IDLE: Waits for the first pixel.
  - RECEIVE: Latches the pixel data into a local 784-byte register array (pixel buffer[0:783]).
  - WAIT ACK: Waits for the Pi to acknowledge before returning to RECEIVE.
- Each pixel is written sequentially to a memory-mapped region inside the gpio0 peripheral.
- Once all 784 bytes have been sent from the RPi5, the end\_of\_image flag is set to tell it when to stop

# Hardware Setup + Results

- We learned a lot about the difficulties of I2C, even when using verified cores for the specific bus we
  are using
- We learned how to build interfaces between an FPGA, RPI5 and peripherals.
- We achieved communication between the touchscreen, RPI5 and FPGA, but it was garbled data when it got to the FPGA



### Alternative Hardware Setup

#### FPGA PMOD PINS -> TOUCHSCREEN PINS

- JB[6]- VCC
- JB[5] GND

#### **12C**

- JB[1] CTP\_SCL
- JB[2] CTP\_SDA
- JB[10] CTP\_RST

#### SPI

- JB[3] LCD\_SCK
- JB[4] LCD\_MOSI
- JB[7] LCD\_CS
- JB[8] LCD\_DC
- JB[9] LCD\_RST



### **SPI LCD Display Integration**

- Modified SPI core for LCD timing requirements
- Added delay states for LCD initialization
- Connected to LCD display for command/data transmission.
- Ensured proper WISHBONE bus interfacing.
- Verified data flow via FIFO buffers

#### Why It Might Have Failed:

- FIFO or bus handshaking issues in the SPI-WISHBONE integration.
- Clocking mismatch with the touch screen's SPI settings.
- Timing delays not properly calibrated for LCD command readiness—delay may be too short/long or misaligned.

# Software Setup

- Raspberry Pi reads touch data over I<sup>2</sup>C and draws the pixels onto the screen using SPI
- Touch screen data formatted into 28x28 image with anti-aliasing
- Image data is sent to the FPGA via a custom GPIO protocol
- Image array fed to 2D convolutional neural network trained on the EMNIST dataset to identify alphanumeric characters.
- Model returns the determined character and confidence
- Model results are printed to the console.

## **General CNN Structure**



Figure from codebasics, "Simple explanation of convolutional neural network...", YouTube (2020)

## Model Architecture

#### First and Second Section

- Conv2D: 32 Filters, Kernel size of 3, L2 Regularization
- Relu Activation
- Batch Normalization
- 25% dropout on second section

#### Third and Fourth Section

- Conv2D: 64 Filters, Kernel size of 3, L2 Regularization
- Relu Activation
- Batch Normalization
- 25% dropout

#### Fifth Section

- Flattening
- Dense Layer 256 outputs
- Relu Activation
- Batch Normalization
- 25% dropout

#### Fifth Section

- Dense Layer
- Softmax Activation

# **Model Optimization**

Optimizer: Stochastic gradient descent (SGD)

Learning Rate: 0.01

Momentum: 0.9

Loss Function: Cross Entropy

## **Model Results**

- The prototype model made with python worked well with good accuracy considering the data set. An example training run can be seen below
- The model was able to be reconstructed in C without the aid of any libraries, however, due to differences in preparation of data batch normalization currently zeros out the weights.
   This was quite problematic as the weights of the C model were imported from the training done by the python model

## Conclusion & Future Work

- Touchscreen and RPi5 I<sup>2</sup>C code functional
- GPIO protocol between RPi5 and FPGA verified but not finished
- I<sup>2</sup>C OpenCores RTL connected but failed to provide valid data
- Prototype CNN in python works but data isn't quite prepared correctly for the final model made using C
- Future work:
  - Retry I<sup>2</sup>C with clean state Using OpenCore I2C or LiteX
  - Retry SPI with clean state Using OpenCore SPI
  - Add VGA connector to print the information on a monitor
  - Integrate digit recognition on RISC-V core, in hardware
  - Complete port of all Python models to C/C++

## **Team Member Contributions**

- Phil Nevins FPGA HDL, RPi5 Python/C, FPGA->RPI5
   Communication Protocol HDL, Debugging
- Jeremiah Vandagrift Machine Learning Models and FPGA->Pi Communication Protocol Design
- Aaditya Shah FPGA Hardware/HDL -> I2C Protocol Debugging, SPI
- Sai Charan Reddy Balpunuri FPGA Hardware/HDL -> I2C Protocol debugging, SPI