#### **Detailed Module Explanations**

## Instruction Fetch (IF) Stage

## 1. pc.v Program Counter

Purpose: Holds the address of the current instruction.

Inputs: clk, reset, pc\_next, pc\_write

Outputs: pc

Logic: On every clock edge, if not stalled or reset, updates the PC.

### 2. instruction\_memory.v

Purpose: Stores program instructions in a read-only format.

Inputs: address (from PC)

Outputs: instruction

Logic: Address is used as an index into memory array (word-aligned).

#### 3. if\_stage.v

Purpose: Combines PC increment logic and instruction fetch.

Outputs: pc\_plus4, instruction

## 4. if\_id.v Pipeline Register

Purpose: Holds instruction and PC from IF to ID stage.

Inputs: clk, reset, enable, pc, instruction

Outputs: pc\_out, instruction\_out

## Instruction Decode (ID) Stage

#### 5. register\_file.v

Purpose: Stores and provides register data.

Inputs: read\_reg1, read\_reg2, write\_reg, write\_data, reg\_write, clk

Outputs: read\_data1, read\_data2

#### 6. control unit.v

Purpose: Decodes opcode to generate control signals.

Inputs: opcode

Outputs: reg\_write, mem\_read, alu\_op, alu\_src, etc.

## 7. sign\_extender.v

Purpose: Sign-extends 16-bit immediate to 32-bit.

Input: 16-bit immediate

Output: 32-bit signed immediate

#### 8. id\_stage.v

Purpose: Wires together control unit, register file, and extender.

Outputs: All signals required by EX stage.

#### 9. id\_ex.v Pipeline Register

Purpose: Transfers all ID stage outputs to EX stage.

Includes: operand values, sign-extended immediate, control signals

#### **Execute (EX) Stage**

#### 10. alu.v

Purpose: Executes arithmetic and logic operations.

Inputs: operand1, operand2, alu\_control

Outputs: result, zero

#### 11. alu\_control.v

Purpose: Translates ALUOp + funct into actual ALU control signal.

Inputs: alu\_op, funct
Output: alu\_control

#### 12. forwarding\_unit.v

Purpose: Detects hazards and forwards data from later stages.

Inputs: Register numbers and write-back flags from EX/MEM and MEM/WB

Outputs: Control signals to select forwarded data

#### 13. ex\_stage.v

Purpose: Combines ALU, forwarding muxes, branch target calc

Outputs: ALU result, Branch target, Zero flag for branch

#### 14. ex\_mem.v Pipeline Register

Purpose: Passes ALU result and control signals to MEM stage.

#### **Memory Access (MEM) Stage**

#### 15. data\_memory.v

Purpose: Performs memory read/write operations.

Inputs: address, write\_data, mem\_read, mem\_write, clk

Outputs: read\_data

#### 16. mem\_stage.v

Purpose: Executes memory operations or passes ALU result forward.

Output: Read data or ALU result for write-back

#### 17. mem\_wb.v Pipeline Register

Purpose: Holds data for final write-back stage.

#### Write Back (WB) Stage

#### 18. wb\_stage.v

Purpose: Selects whether to write back from memory or ALU.

Inputs: mem\_to\_reg, mem\_data, alu\_result

Output: write\_back\_data

## **Auxiliary Modules**

#### 19. hazard\_detection\_unit.v

Purpose: Detects and stalls pipeline if a load-use hazard exists.

Inputs: Current instruction and EX/MEM reg usage

Output: pc\_write, if\_id\_write, control\_signal\_flush

#### 20. branch\_control.v

Purpose: Compares registers for beq and decides whether to branch.

Inputs: Operand1, Operand2

Output: Branch decision (branch\_taken)

#### 21. top\_module.v

Purpose: Integrates all pipeline stages.

Connects: Clock, reset, PC, memories, all stages

# 22. mux.v (Multiple versions)

Purpose: Used to switch between:

- Reg2 vs. Imm for ALU input

- MemData vs. ALU result for write-back

- Forwarded values in EX stage

- PC+4 vs. branch/jump targets

#### 23. testbench.v

Purpose: Simulates and tests the processor.

Includes: Clock generation, Reset, Instruction memory initialization, Output dumping to waveform viewer