

# Novel Design of A 4:1 Multiplexer Circuit Using Reversible Logic

Vandana Shukla<sup>1</sup>, O. P. Singh<sup>1</sup>, G. R. Mishra<sup>1</sup>, R. K. Tiwari<sup>2</sup>

<sup>1</sup>Amity School Of Engineering & Technology, Amity University, Lucknow <sup>2</sup>Dr. R. M. L. University, Faizabad

#### **ABSTRACT:**

Area of reversible logic is attracting much attention of researchers nowadays. Reversible logic concept of digital circuit designing is gaining wide scope in the area of nanotechnology, quantum computing, signal processing, optical computing etc due to its ability to design low power loss digital circuits. This paper presents an optimized multiplexer circuit based on reversible logic using various available basic reversible gates. Optimization of the multiplexer circuit is achieved on the basis of total number of gates used in the circuit and total number of outputs generated. These circuits are useful for further circuit designing with low power loss.

**KEYWORDS:** Reversible circuit design, Basic reversible gates, Multiplexer circuit.

#### I. INTRODUCTION

An integrated circuit containing many identical cells which can be electrically programmed to become almost any kind of digital circuit or system is called as Field Programmable Gate Arrays (FPGAs) [1]. Multiplexers play the key role in the functionalities of FPGAs, so to design a multiplexer with reversible logic will generate the concept of designing low power loss circuits for FPGAs. Earlier digital circuits were made up of conventional logic gates. These gates were irreversible in nature. Reversible circuit designing is the way of today's digital circuit designing. In 1961, R. Landauer has shown that these conventional irreversible circuits dissipate some energy due to the information loss during the operation of the circuit [2]. After that in 1973, Benette has shown that this energy loss can be minimized or even removed if the circuits are designed using reversible gates [3].

# II. REVERSIBLE LOGIC CIRCUIT DESIGN

[2.1] Reversible Logic- conventional logic gates were generally (n:1) in nature. Where n represents the number of input signals applied and 1 indicated the single output generated from the gate. Whereas reversible logic gates are (n,n) logic gates. Here both, the number of input signals and the number of output signal are equal to n. In conventional logic gates output signals are less in number as compared to the number of input signals. But in reversible gates input and output signals are equal in number. The combination of output signal at any instance can provide the exact status of input combination. This is the main reason to name these (n,n) gates, reversible logic gates[4,5,6].

[2.2] Basic Reversible Gates- There are various basic reversible (n,n) gates[7,8,9,10,11,12,13]. For designing multiplexer TKS gate[14] is the optimum choice. TKS gate is a (3,3) reversible gate. Its block diagram is shown in figure 1 and output equations are given below the diagram.



Where -

$$P = A.\overline{C} + B.C$$
  
 $Q = A \oplus B \oplus C$   
 $R = A.C + B.\overline{C}$ 

In any reversible gate if we know the status of output signals (P, Q, R in case of TKS Gate) we can deduct the instance combination of input stage (A, B, C in case of TKS Gate).

- [2.3] Proposed Reversible Gate (VSMT Gate)- VSMT is a new proposed (6,6) reversible gate. This gate conforms to the necessary characteristics of the reversible logic gates. These characteristics are as follows-
- (a) Number of inputs = Number of outputs.
- (b) One to one mapping between input and output.
- (c) Zero feedback.
- (d) Individual output bits are high for a total of half the number of total input combinations.

The block diagram of VSMT gate is shown in figure 2. Here input signals are A, B, C, D, E and F, whereas output signals are P, Q, R, S, T and U.



Figure 2: Block diagram of VSMT gate

Output equations of above gate is given as below-

 $P = \overline{E}.(A.\overline{F} + B.F) + E.(C.\overline{F} + D.F)$ 

 $Q = A \oplus B \oplus C$ 

 $R = E \oplus F$ 

 $S = C \oplus D$ 

 $T = D \oplus E \oplus F$ 

U = E

The truth table of this gate has a total of 64 input combinations. Here in this gate each input combination produce unique output combination. This VSMT gate is a reversible gate for 6 input signals. This paper shows the application of VSMT gate to design multiplexer circuit. Apart from proposed multiplexer circuit there can be various other applications of DSM gates to design other digital circuits in optimized manner.

[2.4] Multiplexer Circuit- A multiplexer (MUX) is a device which selects any one of the several input signals applied and provide it to the single output line according to the combination of selection lines applied. Multiplexers are generally used for the conversion of parallel data lines into serial one. These are also called as Data Selectors, as multiplexer selects one of the given input for the output according to the condition [15]. Figure 3 gives the block diagram of a 2<sup>n</sup>:1 multiplexer. Here 2<sup>n</sup> refers to the total number of input signal lines and 1 refers to the single output signal line. Total number of selection lines required is n as shown in the figure.



Figure 3: Block Diagram of a 2<sup>n</sup>:1 Multiplexer

Where output equation is-

$$Y = E = I_0(\overline{S_{n-1}} \dots \dots \overline{S_1}.\overline{S_0}) + I_1((\overline{S_{n-1}} \dots \dots \overline{S_1}.S_0) + \dots \dots + I_{2^n-1}(S_{n-1} \dots \dots S_1.S_0)$$

If we name input signals of the multiplexer as  $I_0$ ,  $I_1$ ,  $I_2$ , ....  $I_{2-1}^n$ , selection lines as  $S_0$ ,  $S_1$ , ....  $S_{n-1}$  and output as Y then truth table of a  $2^n$ :1 multiplexer can be shown as in Table 1.

| Table 1: | Truth | Table | of a | 2 <sup>n</sup> :1 | multiplexer |
|----------|-------|-------|------|-------------------|-------------|
|          |       |       |      |                   |             |

| S. No.         | Input Section Lines     | Output        |  |
|----------------|-------------------------|---------------|--|
|                | $S_{n-1} \dots S_1 S_0$ | Y             |  |
| 1              | 0 0 0                   | $I_0$         |  |
| 2              | 0 0 1                   | $I_1$         |  |
| -              |                         |               |  |
| -              |                         | -             |  |
| 2 <sup>n</sup> | 1 1 1                   | $I_{2-1}^{n}$ |  |

As shown in the table 1 input selection lines combination decide the signal to be forwarded at the output lines [16]. Multiplexers of different sizes can be designed by varying the number of selection lines i.e. n. Examples of a simple multiplexer of size 4:1 is shown below-

**4:1 MUX-** a 4:1 multiplexer contains 2 selection lines and 4 input lines. Figure 5 shows the block diagram and output equation of a 4:1 multiplexer.



Figure 4: Block Diagram of a 4:1 Multiplexer

Output equation can be written as-

$$E = A.S_1.S_0 + B.S_1.S_0 + D.S_1.S_0 + D.S_1.S_0$$

#### III. MULTIPLEXER DESIGN USING REVERSIBLE LOGIC GATES

Multiplexers are data selector circuits. To design a multiplexer circuit using reversible logic gates there are few conditions of reversible circuit designing to be followed-

- (a) There should be no feedback.
- (b) There should be no fan-out.
- (c) Garbage outputs should be minimum.
- (d) Total number of gates should be minimum.

According to above conditions any digital circuit to be designed by reversible logic requires the optimum selection of basic reversible gate for minimizing the said variants[17, 18, 19].

Earlier researchers have proposed to use TKS gates to design the multiplexer circuit. TKS gate is a (3,3) reversible gate as explained in the subsection 2.2. Here we propose the designing of multiplexer circuit using the combination of TKS and VSMT gates to achieve better circuits. Following subsection explain the designing of 4:1 multiplexers in detail-

**Design of 4:1 MUX using reversible gates-** As explained in the earlier subsection, a 4:1 MUX has 2 selection lines and 4 input lines. The design of this multiplexer in reversible logic requires 3 TKS gates. Input signals are A, B, C, D and selection lines used are  $S_1$  and  $S_0$ . The output variable is denoted by Y. The design approach 1 of the same using TKS gates only is shown in the figure 5 below.

||Issn 2250-3005 || || ||October||2013|| || Page 32



Figure 5: Approach 1 to design a 4:1 MUX using reversible gates

Where various output equations are given below-

$$\begin{split} E_1 &= A.\,\overline{S}_0 + B.\,S_0 \\ E_2 &= C.\,\overline{S}_0 + D.\,S_0 \\ Y &= A.\,\overline{S}_1.\,\overline{S}_0 + B.\,\overline{S}_1.\,S_0 + C.\,S_1.\,\overline{S}_0 + D.\,S_1.\,S_0 \end{split}$$

Where  $E_1$  and  $E_2$  are intermediate results of the circuit. Above design produces 6 garbage outputs using a total of 3 reversible gates. Now we will design the same 4:1 MUX circuit using the proposed 6X6 reversible gate i.e. VSMT gate. This circuit design approach 2 is shown in the figure 6 below.



Figure 6: Approach 2 to design a 4:1 MUX using VSMT gate

Here various output equations are as shown below-

$$Y = A.\overline{S}_{1}.\overline{S}_{0} \oplus B.\overline{S}_{1}.\overline{S}_{0} \oplus C.S_{1}.\overline{S}_{0} \oplus D.S_{1}.S_{0}$$

In the approach 2 only one VSMT gate is used to design the 4:1 multiplexer. Input combinations applied to VSMT gate are by connecting A, B, C, D,  $S_1$ ,  $S_0$  i.e. input and selection line signals to the (A, B, C, D, E and F) input lines of the reversible gate. Output Y is taken from the P output line of the gate. Other outputs of the VSMT gate produce the garbage outputs ( $G_1$ ,  $G_2$ ,  $G_3$ ,  $G_4$ ,  $G_5$ ). Here a total of 5 garbage output signals are produced by using single reversible gate. Comparison of these design approaches for 4:1 multiplexer is shown in the table 4 below.

Table 2: Comparison of various approaches to design a 4:1 MUX using reversible gates

| S. No. | Variable                              | Approach 1 | Approach 2 |
|--------|---------------------------------------|------------|------------|
| 1      | Total Number of Reversible Gates used | 3          | 1          |
| 2      | Total Number of Garbage Outputs       | 6          | 5          |
| 3      | 1-Bit XORs                            | 3          | 1          |



Figure 7: Comparison Chart for mux designs



Figure 8: Simulated waveform

## IV. RESULT AND ANALYSIS

As shown above in the table 2, the value of various variants to be considered in the process of reversible circuit designing reduces when the circuit for 4:1 multiplexer using reversible gate is designed with the help of the proposed VSMT gate. Here only one reversible gate is required to design the circuit of 4:1 multiplexer and the total number of garbage outputs produced are reduced to 5 as compared to 6 in the earlier designs proposed.

## V. CONCLUSION AND FUTURE SCOPE

Reversible logic is becoming the modern way of digital logic circuit designing. Here in this paper we have designed reversible circuits for 4:1 multiplexer. The optimized circuits are achieved with help of a proposed reversible gate i.e. VSMT Gate, which is a (6,6) reversible gate. These designs can be further expanded to achieve the reversible circuits for various other functions and devices. As multiplexers are the basic building blocks of FPGA boards. These proposed multiplexers with reversible gates will help the researchers to employ these FPGAs with reversible gates in low power logical design applications.

# VI. ACKNOWLEDGMENT

The authors are thankful to Mr. Aseem Chauhan (Additional President RBEF, Chancellor AUR), Maj. General K. K. Ohri, AVSM (Retd.) Pro Vice Chancellor, AUUP, Lucknow Campus, Prof. S. T. H. Abidi (Director, ASET) and Brig. Umesh K. Chopra (Director, AIIT, & Dy. Director, ASET) for their cooperation, motivation and suggestive guidance.

#### REFERENCES

- [1] Christian Baumann, "Field Programmable Gate Array (FPGA)", Summary paper for the seminar "Embedded System Architecture", University of Innsbruck, January 13, 2010.
- [2] R. Landauer, "Irreversibility and Heat Generation in the Computational Process", IBM Journal of Research and Development, 5, pp. 183- 191, 1961.
- [3] C. H. Bennett, "Logical Reversibility of Computation", IBM J. Research and Development, pp. 525-532, November 1973.
- [4] M.P Frank, "Introduction to Reversible Computing: Motivation, Progress and Challenges", Proceedings of the 2nd Conference on Computing Frontiers, pp. 385-390, 2005.
- T. Toffoli, "Reversible Computing", Tech memo MIT/LCS/TM-151, MIT Lab for Computer Science, 1980. [5]
- E. Fredkin and T. Toffoli, "Conservative Logic", Int'l J. Theoretical Physics, Vol. 21, pp. 219-253, 1982. [6]
- H. Thapliyal and N. Ranganathan, "Design of Reversible Sequential Circuits Optimizing Quantum Cost, Delay and Garbage [7] Outputs," ACM Journal of Emerging Technologies in Computing Systems, Vol. 6, No. 4, pp. 14:1–14:35, Dec. 2010.
- [8]
- R. Feynman, "Quantum Mechanical Computers", Optics News, Vol. 11, pp. 11-20, 1985. Peres, "Rversible Logic and Quantum Computers", Physical review A, 32:3266-3276, 1985.
- [10] D. P. Vasudevan, P.K. Lala, J. Di and J.P Parkerson, "Reversible-Logic Design with Online Testability", IEEE Trans. on Intrumentation and Measurement, Vol. 55, No. 2, pp. 406 -414, April 2006.
- [11] P. Kemtopf, "Synthesis of Multipurpose Reversible Logic Gates", Euromicro Symposium on Digital System Design (DSD'02), pp. 259-267, 2002.
- [12] H. G. Rangaraju, U. Venugopal, K. N. Muralidhara, K. B. Raja, "Low Power Reversible Parallel Binary Adder/Subtractor", International Journal of VLSI design and communication systems (VLSICS), Vol. 1, No. 3, Sept 2010.
- [13] A. N. Nagamani, H. V. Jayashree, H. R. Bhagyalakshmi, "Novel Low Power Comparator Design using Reversible Logic gates", Indian Journal of Computer Science and Engineering (IJCSE), Vol. 2, No. 4 Aug-Sept 2011.
- H. Thapliyal, M. B. Srinivas, "Novel Design and Reversible Logic Synthesis of Multiplexer Based Full Adder and Multipliers", [14] IEEE, Vol. 2, pp.1593-1596
- M. M. Mano (1979), Digital logic and computer design, Prentice-Hall, Inc. (New York).
- William I. Fletcher (1980), An engineering approach to digital design, PHI Learning Private Limited, (India). [16]
- [17] B. Raghu kanth, B. Murali Krishna, M. Sridhar, V. G. Santhi Swaroop, "A Distinguish between Reversible and Conventional Logic Gates", International Journal of Engineering Research and Applications (IJERA), Vol. 2, Issue 2, pp. 148-151, Mar-Apr
- [18] H. P. Sinha, Nidhi Syal, "Design of Fault Tolerant Reversible Multiplier", International Journal of Soft Computing and Engineering (IJSCE), Vol. 1, Issue 6, pp. 120-124, January 2012.
- [19] Vandana Dubey, O.P.Singh, G.R.Mishra, "Design and Implementation of a Two-Bit Binary Comparator Using Reversible Logic", International Journal of Scientific and Research Publications (IJSRP), Vol. 2, Issue 7, pp. 1-4 July 2012.
- [20] Vandana Shukla, O. P. Singh, G. R. Mishra, R. K. Tiwari, "Design of a 4-bit 2's Complement Reversible Circuit for Arithmetic Logic Unit Applications", IJCA Special Issue on International Conference on Communication, Computing and Information Technology, ICCCMIT(2):1-5, February 2013.
- D. Krishnaveni, M. Geetha Priya, "A Novel Design of Reversible Universal Shift Register with Reduced Delay and Quantum [21] Cost", Journal of Computing, Vol. 4, Issue 2, pp. 164-173, February 2012.