# 1. Specification

#### 1-1. Abstract

This document discribes the results of Signal Integrity Simulation for Spartan-7 Evaluation Board.

#### 1-2. Simulation Conditions

|                                          | Product Name           | Supplier              |
|------------------------------------------|------------------------|-----------------------|
| Signal Integrity verification simulation | HyperLynx VX2.4 Update | Mentor Graphics Japan |
|                                          |                        |                       |

### 1-3. Customer Requirment Specification

### 1-3-1. Connection Diagram



#### Device Model

| Device      | Ref. | Part number        | Туре | File          |
|-------------|------|--------------------|------|---------------|
| FPGA        | U201 | XC7S50-2CSGA324C   | IBIS | impl_5.ibs    |
| DDR3L SDRAM | U402 | MT41K256M16TW-107P | IBIS | v00h_1p35.ibs |

#### 1-3-2. Simulation Conditions

### a) Simulation Signal Line

| Group | Signal Name                                                                                       | Configuration                | Bit Pattern            | Operating Speed    |
|-------|---------------------------------------------------------------------------------------------------|------------------------------|------------------------|--------------------|
| CLK   | DDR3L_CLK, DDR3L_CLK                                                                              | 1:1 connection differential  | Toggle                 |                    |
| DQS   | DDR3L_UDQS, DDR3L_/UDQS, DDR3L_LDQS, DDR3L_/LDQS,                                                 | 1:1 connection bidirectional | 30                     |                    |
| DQ    | DDR3L_DQ[15:0]                                                                                    | 1:1 connection bidirectional | Random Bit             | 400MHz             |
| DQM   | DDR3L_UDM, DDR3L_LDM                                                                              | 1:1 connection               | (128bit)               | 1                  |
| CAC   | DDR3L_A[14:0], DDR3L_BA[2:0], DDR3L_/RAS, /DDR3L_/CAS, DDR3L_/WE, DDR3L_/CS, DDR3L_CKE, DDR3L_ODT | 1:1 connection               | Random Bit<br>(128bit) | DDR3-800<br>200MHz |

# b) DRV/ODT Specification

|                  | Onor  | tia condition  | Coorton 7         |         | Terminating          |          |
|------------------|-------|----------------|-------------------|---------|----------------------|----------|
|                  | Opera | atig condition | Spartan-7         | Drive   | ODT                  | Resistor |
| CLK_Group        | Write | to DRAM        | SSTL135_F_HR      | -       | -                    | 100Ω     |
| DQS_Group        | Write | to DRAM        | SSTL135 F HR IN50 | -       | 20Ω/30Ω/40Ω/60Ω/120Ω | -        |
|                  | Read  | from DRAM      | 331L135_F_HK_IN50 | 34Ω/40Ω | <u></u>              | -        |
| DO Croup Write t |       | to DRAM        | SSTL135 F HR IN50 | -       | 20Ω/30Ω/40Ω/60Ω/120Ω | -        |
| DQ_Group         | Read  | from DRAM      | 331L135_F_HK_IN50 | 34Ω/40Ω | -                    | -        |
| DM_Group         | Write | to DRAM        | SSTL135_F_HR      | -       | 20Ω/30Ω/40Ω/60Ω/120Ω | -        |
| CAC_Group        | Write | to DRAM        | SSTL135_F_HR      | -       | -                    | 51Ω      |

The value of terminating resistor at CLK is changed from  $80.6\Omega$  to  $100\Omega$  The value of terminating resistor at CAC is changed from  $49.9\Omega$  to  $51\Omega$ 

#### c) Simulation Settings

Considering the effects of crosstalk, all DDR3L signals(except for the RESET) are analyzed at the die of the receiving end. The analysis pattern is ON/OFF toggle operation of CLK/DQS at operating frequency. Regarding the address and the data, any random bit pattern (128bit) is assigned to every signal net, and observed at the die of the receiving end. The general purpose model for DDR3 prepared by HyperLynx is used as a timing model.

\*1 Simulated under the condition of default value of cross talk setting for HyperLynx 9.0 or later.



Maximum distance from aggressor D: 0.381mm Minimum coupling segment length L: 2.54mm

\*2 Simulated with ideal power supply and ideal GND.

The waveform may be affected by the noise from power supply and GND in actual environment.

#### d) Specification of PCB

|   | Color | Layer Name | Туре       | Usage       | Thickness<br>um | Er            | Loss Tangent  |        |
|---|-------|------------|------------|-------------|-----------------|---------------|---------------|--------|
|   |       |            | Dielectric | Solder Mask | 25              | 3.3           | 0.02          | DIE1_2 |
|   |       | 1          | Metal      | Signal      | 40              | <auto></auto> | <auto></auto> | 2      |
|   |       | DIE1_2     | Dielectric | Substrate   | 115             | 4.3           | 0.016         |        |
|   |       | 2          | Metal      | Plane       | 35              | <auto></auto> | <auto></auto> | DIE2_3 |
|   |       | DIE2_3     | Dielectric | Substrate   | 300             | 4.3           | 0.016         | 3      |
|   |       | 3          | Metal      | Signal      | 35              | <auto></auto> | <auto></auto> | DIE3_4 |
|   |       | DIE3_4     | Dielectric | Substrate   | 115             | 4.3           | 0.016         | 4 —    |
|   |       | 4          | Metal      | Plane       | 35              | <auto></auto> | <auto></auto> |        |
|   |       | DIE4_5     | Dielectric | Substrate   | 300             | 4.3           | 0.016         | DIE4_5 |
| 0 |       | 5          | Metal      | Plane       | 35              | <auto></auto> | <auto></auto> | 5      |
|   |       | DIE5_6     | Dielectric | Substrate   | 115             | 4.3           | 0.016         | DIE5_6 |
| 2 |       | 6          | Metal      | Signal      | 35              | <auto></auto> | <auto></auto> | 6      |
| 3 |       | DIE6_7     | Dielectric | Substrate   | 300             | 4.3           | 0.016         | DIE6_7 |
| 4 |       | 7          | Metal      | Plane       | 35              | <auto></auto> | <auto></auto> | DIE037 |
| 5 |       | DIE7_8     | Dielectric | Substrate   | 115             | 4.3           | 0.016         | 7      |
| 6 |       | 8          | Metal      | Signal      | 40              | <auto></auto> | <auto></auto> | DIE7_8 |
| 7 |       |            | Dielectric | Solder Mask | 25              | 3.3           | 0.02          | 8      |

### 2. Wiring pattern





#### 3. Simulation waveform



#### 4. Timming measurement

Analysis is performed with DDR3-800(1.35V) by DDRx batch simulation of HyperLynx Note that this is only for reference because this analysis uses the timing models provided by HyperLynx by default for both controller and memory.

\* The default controller model prepared by HyperLynx is designed based on the device of FreeScale Smiconductor.

Signal integrity in JEDEC standard is also measured at the same time.

### 5. Findings

## 5-1. Value of terminatig resistor

The value of terminating resistor in the initial schematic is 80.6ohms at clock and 40.2ohms at CAC, but the IBIS model of FPGA is output in the default setting of MIG, so the resistance at ODT is 50ohms and IO IN\_TERM(Internal Termination Impedance) of FPGA is 50ohms. However the wire impedance in the board layer configuration are 100 ohms in differential or 50 ohms in single, the value of termination resistor is confirmed.

Although there is not much difference, the larger value results in larger amplitude and thus, ringing too, but the impedance of the transmission line Zo=50ohms so, below values looks OK.

R402~R425 :  $40.2\Omega \Rightarrow 51.0$ ohms R426 :  $80.6\Omega \Rightarrow 100.0$ ohms

Refer to 6-3, the waveform of the termination resistor value confirmation.

#### 5-2. Analysis Results

The termination resistor condition of analysis is 100ohms at clock, 51ohms at CAC, 60ohms at DRAM ODT and 34ohms at drive. The waveforms are good, the timing margin are secured, and the results passed all signal integrity measurement of JEDEC.

In HyperLynx, the hold margin at reading tends to be less, but enough margin at setup are kept and thus, it is considerd possible to be corrected with timing adjust functions.

Refer to 6-4. the waveform of analysis.

# 6. The results of analysis

# 6-1. The worst value of timing measurement

|                    |               | Typical | (Worst) | unit:[ps] |
|--------------------|---------------|---------|---------|-----------|
| [DQS-DQ]           | Write         | t-DS    | t-DH    |           |
| LDQS               | DQ[7:0], LDM  | 220.7   | 250.9   |           |
| UDQS               | DQ[15:8], UDM | 230.5   | 245.1   |           |
| [DQS-DQ]           | Read          | t-DQSQ  | t-QH    |           |
| LDQS               | DQ[7:0]       | 164.0   | 4.8     |           |
| UDQS               | DQ[15:8]      | 170.1   | 5.4     |           |
| (CLK-DQS) DRV=F    |               | t-DQSS  | t-DSS   |           |
| СК                 | LDQS          | 444.1   | 569.1   |           |
|                    | UDQS          | 445.1   | 569.8   |           |
| [CLK-CMD/ADD/CTRL] |               | t-IS    | t-IH    |           |
| CK                 | CAC           | 388.9   | 554.1   |           |

Detail results are shown in the file below.

[Spartan-7\_Eva\_Board]DDR3L\_Timing,JEDEC\_2018-07-08.xlsx

# 6-2. Results of JEDEC signal integrity measurement

|                            | Typical |
|----------------------------|---------|
| Rise Rail Overshoot        | Pass    |
| Fall Rail Undershoot       | Pass    |
| Rise Rail Overshoot Area   | Pass    |
| Fall Rail Undershoot Area  | Pass    |
| Monotonic                  | Pass    |
| VIH/L(AC) Min Limit        | Pass    |
| VIH/L(DC) Monotonicity     | Pass    |
| Vref Threshold Multi Cross | Pass    |
| Max Slew Time              | Pass    |
| VIX                        | Pass    |
| VID(AC)                    | Pass    |
| VID(DC)                    | Pass    |
| VSEH/VSEL                  | Pass    |
| TVAC/TDVAC                 | Pass    |

Detail results are shown in the file below.

[Spartan-7\_Eva\_Board]DDR3L\_Timing,JEDEC\_2018-07-08.xlsx

× V [U402.J7 (at die)/U402.K7 (at die)] Sweep
R426 Value = 80.60 ohm
○ V [U402.J7 (at die)] Sweep
R426 Value = 80.60 ohm
△ V [U402.K7 (at die)] Sweep
R426 Value = 80.60 ohm
□ V [U402.J7 (at die)/U402.K7 (at die)] Sweep
R426 Value = 100.0 ohm
□ V [U402.J7 (at die)] Sweep
R426 Value = 100.0 ohm
□ V [U402.K7 (at die)] Sweep
R426 Value = 100.0 ohm

⊠ V [U402.K7 (at die)] Sweep
R426 Value = 100.0 ohm 9.000 OSCILLOSCOPE Design file: REFERENCE\_BOARD.HYP Designer: 田村 俊樹 HyperLynx VX.2.5\_Update1 Comment: CLK 400MHz Rt=80.60hm and 1000hm Typical @die 8.000 7.000 000.9 5.000 **Time (ns)** 4.000 3.000 2.000 1.000 -2500.0 0.00 -1500.02000.0 1500.0 1000.0 500.0 0.00 -500.0 -1000.0-2000.0Voltage -mV-

Date: Friday Jul. 5, 2019 Time: 9:12:07 Net name: DDR3L\_CLK Show Latest Waveform = YES



Date: Friday Jul. 5, 2019 Time: 9:07:46 Net name: DDR3L\_A0



Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:24:43
Net name: Net001
Show Latest Waveform = YES, Show Saved Waveform = YES

DDR3L\_CLK.U402.J7&K7 © DDR3L\_RAS.U402.U3 × DDR3L\_WE.U402.L3 ○ DDR3L\_CS.U402.L2 DDR3L\_BA2.U402.M3 DDR3L\_BA1.U402.N8 DDR3L\_BA0.U402.M2 © DDR3L\_A9.U402.R3

× DDR3L\_A9.U402.R3

× DDR3L\_A9.U402.R3

► DDR3L\_A5.U402.P2

► DDR3L\_A1.U402.P3

▼ DDR3L\_A1.U402.R3

▼ DDR3L\_A1.U402.R3

► DDR3L\_A1.U402.R3

► DDR3L\_A1.U402.R3

► DDR3L\_A1.U402.R3

► DDR3L\_A1.U402.R7

► DDR3L\_A1.U402.R7

► DDR3L\_A1.U402.R7

► DDR3L\_A1.U402.R7 DDR3L\_CAS.U402.K3 DDR3L\_CKE.U402.K9 4500.0 Design file: SPARTAN7.FFS Designer: 田村 俊樹 HyperLynx VX.2.4\_Update1 Comment: CK --- 400MHz, CAC --- 200MHz Drv=SSTL135\_F\_HR Rt=CK 100ohm, CAC 51ohm Typical @die 4000.0 3500.0 3000.0 2500.0 **Time (ps)** 2000.0 1500.0 1000.0 500.0 -2500.0 0.002000.0 1500.0 1000.0 500.0 0.00 -500.0 -1000.0-1500.0-2000.0Voltage -mV-

OSCILLOSCOPE

Date: Monday Jul. 8, 2019 Time: 15:38:58 Net name: DDR3L\_A0



Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:29:17
Net name: Net003
Show Latest Waveform = YES, Show Saved Waveform = YES

× DDR3L\_UDQS\_as\_R.U201.N3&N2 ○ DDR3L\_UDQS\_N\_R.U201.N3&N2 △ DDR3L\_UDQS\_P\_R.U201.N3&N2 □ DDR3L\_LDQS\_as\_R.U201.K1&L1 ▽ DDR3L\_LDQS\_N\_R.U201.K1&L1 ※ DDR3L\_LDQS\_N\_R.U201.K1&L1 22.000 OSCILLOSCOPE
Design file: SPARTAN7.FFS Designer: 田村 俊樹HyperLynx VX.2.4\_Update1
Comment: DDR3L\_[U,L]DQS [Read] --- 400MHz Drv=34ohm, Rcv=SSTL135\_F\_HR\_IN50 Typical @die 20.000 18,000 16,000 14.000 **Time (ns)** 12,000 10.000 8.000 000.9 -2500.0 4.000 -1000.0-1500.02000.0 1500.0 1000.0 500.0 0.00 -500.0 -2000.0Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:34:23
Net name: DDR3L\_/LDQS
Show Latest Waveform = YES, Show Saved Waveform = YES



Date: Monday Jul. 8, 2019 Time: 15:32:10 Net name: Net005

× DDR3L\_UDM.U402.D3 ○ DDR3L\_DQ9.U402.C3 ○ DDR3L\_DQ8.U402.D7 □ DDR3L\_DQ15.U402.A3 ▼ DDR3L\_DQ13.U402.A2 ※ DDR3L\_DQ13.U402.A2 ※ DDR3L\_DQ11.U402.A2 × DDR3L\_DQ11.U402.C2 ○ DDR3L\_DQ10.U402.C3 OSCILLOSCOPE Design file: SPARTAN7.FFS Designer: 田村 俊樹 HyperLynx VX.2.4\_Update1 Comment: UDQS,DQ[15-8],UDM [Write] — 400MHz Drv=SSTL135\_F\_HR(\_IN50), Rcv=ODT 60ohm Typical @die 1600.0 1400.0 1200.0 1000.0 800.0 **Time (ps)** 0.009 400.0 200.0 0.00 -2500.0 -200.0-1000.02000.0 1500.0 1000.0 500.0 0.00 -500.0 -1500.0-2000.0Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:32:34 Net name: Net005

× DDR3L\_DQ7\_R.U201.L6 ○ DDR3L\_DQ6\_R.U201.M6 △ DDR3L\_DQ4\_R.U201.K6 □ DDR3L\_DQ4\_R.U201.L4 ▽ DDR3L\_DQ3\_R.U201.K3 ※ DDR3L\_DQ2\_R.U201.K3 ※ DDR3L\_DQ1\_R.U201.K2 × DDR3L\_DQ0\_R.U201.M4 ○ DDR3L\_DQ0\_R.U201.M4 2000.0 OSCILLOSCOPE
Design file: SPARTAN7.FFS Designer: 田村 俊樹 HyperLynx VX.2.4\_Update1 Comment: LDQS,DQ[7-0] [Read] -- 400MHz Drv=34ohm, Rcv=SSTL135\_F\_HR\_IN50 Typical @die 1800.0 1600.0 1400.0 1000.0 800.0 0.009 400.0 -2500.0 200.0 -1000.0-1500.02000.0 1500.0 1000.0 500.0 0.00 -500.0 -2000.0Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:37:26 Net name: DDR3L\_DQ0

× DDR3L\_DQ9\_R.U201.M1 ○ DDR3L\_DQ8\_R.U201.M2 △ DDR3L\_DQ15\_R.U201.N4 □ DDR3L\_DQ14\_R.U201.P1 □ DDR3L\_DQ13\_R.U201.P1 ⋈ DDR3L\_DQ13\_R.U201.R2 ⋈ DDR3L\_DQ11\_R.U201.N3 × DDR3L\_DQ10\_R.U201.N1 ○ DDR3L\_UDQS\_R.U201.N3&N2 2000.0 OSCILLOSCOPE
Design file: SPARTAN7.FFS Designer: 田村 俊樹 HyperLynx VX.2.4\_Update1 Comment: UDQS,DQ[15-8] [Read] -- 400MHz Drv=34ohm, Rcv=SSTL135\_F\_HR\_IN50 Typical @die 1800.0 1600.0 1400.0 1200.0 **Time (ps)** 1000.0 800.0 0.009 400.0 -2500.0 200.0 -1000.0-1500.02000.0 1500.0 1000.0 500.0 0.00 -500.0 -2000.0Voltage -mV-

Date: Monday Jul. 8, 2019 Time: 15:37:48 Net name: DDR3L\_DQ0