

# HDL code to generate different waveforms (Sine, Square, Triangle, Ramp etc.,) using DAC change the frequency and amplitude.



## **Theory:**

DAC0808 8-Bit D/A Converter

# **General Description**

The DAC0808 is an 8-bit monolithic digital-to-analog converter (DAC) featuring a full scale output current settling time of 150 ns while dissipating only 33 mW with  $\pm 5$ V supplies. No reference current ( $I_{REF}$ ) trimming is required for most applications since the full scale output current is typically  $\pm 1$  LSB of 255  $I_{REF}/256$ . Relative accuracies of better than  $\pm 0.19\%$  assure 8-bit monotonicity and linearity while zero level output current of less than 4  $\mu$ A provides 8-bit zero accuracy for  $I_{REF} \ge 2$  mA. The power supply currents of the DAC0808 is independent of bit codes, and exhibits essentially constant device characteristics over the entire supply voltage range.

#### **Features**

- Relative accuracy: ±0.19% error maximum
- Full scale current match: ±1 LSB typ
- Fast settling time: 150 ns typ
- Noninverting digital inputs are TTL and CMOS compatible
- High speed multiplying input slew rate: 8 mA/µs
- Power supply voltage range: ±4.5V to ±18V
- Low power consumption: 33 mW @ ±5V



# **Interfacing Diagram**



$$v_0 = 5v \left( \frac{A1}{2} + \frac{A2}{4} + \dots \frac{A8}{256} \right)$$



## Triangular Wave

```
VHDL File:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity triangular wave is
Port ( clk : in std_logic;
    reset: in std logic;
    dac out: out std logic vector(7 downto 0));
end triangular_wave;
architecture triangular wave of triangular wave is
signal counter: std logic vector(8 downto 0);
signal clk_div : std_logic_vector(25 downto 0);
begin
process(clk)
begin
if rising edge(clk) then
clk_div \le clk_div + '1';
end if:
end process;
process(clk_div (3))
begin
if reset='1' then
counter <= "1111111110";
elsif rising_edge(clk_div (3)) then
counter <= counter + 1;
if counter(8)='0' then
dac out <=counter(7 downto 0);
else
dac out <=not(counter(7 downto 0));</pre>
end if:
end if:
end process;
end triangular_wave;
```

```
XDC File:
## Clock signal
set property PACKAGE PIN W5 [get ports clk]
       set property IOSTANDARD LVCMOS33 [get ports clk]
#create_clock -add -name sys_clk_pin -period 10.00 -waveform {0.5} [get_ports clk]
## Switches
set_property PACKAGE_PIN V17 [get_ports {reset}]
       set_property IOSTANDARD LVCMOS33 [get_ports {reset}]
##Pmod Header JC
##Sch name = JC1
set property PACKAGE PIN K17 [get ports {dac out[0]}]
       set_property IOSTANDARD LVCMOS33 [get_ports {dac_out[0]}]
##Sch name = JC2
set property PACKAGE PIN M18 [get ports {dac out[1]}]
       set property IOSTANDARD LVCMOS33 [get ports {dac out[1]}]
##Sch name = JC3
set property PACKAGE PIN N17 [get ports {dac out[2]}]
       set property IOSTANDARD LVCMOS33 [get ports {dac out[2]}]
##Sch name = JC4
set property PACKAGE PIN P18 [get ports {dac out[3]}]
       set property IOSTANDARD LVCMOS33 [get ports {dac out[3]}]
##Sch name = JC7
set property PACKAGE PIN L17 [get ports {dac out[4]}]
       set_property IOSTANDARD LVCMOS33 [get_ports {dac_out[4]}]
##Sch name = JC8
set property PACKAGE PIN M19 [get ports {dac out[5]}]
       set property IOSTANDARD LVCMOS33 [get ports {dac out[5]}]
##Sch name = JC9
set property PACKAGE PIN P17 [get ports {dac out[6]}]
       set_property IOSTANDARD LVCMOS33 [get_ports {dac_out[6]}]
##Sch name = JC10
set property PACKAGE PIN R18 [get ports {dac out[7]}]
       set property IOSTANDARD LVCMOS33 [get ports {dac out[7]}]
```



```
Square Wave VHDL Code
entity square wave is
Port ( clk : in std_logic;
      reset : in std_logic;
      dac out : out std logic vector(7 downto 0));
end square wave;
architecture square_wave of square_wave is
signal clk_div : std_logic_vector(3 downto 0);
signal counter: std logic vector(7 downto 0);
signal en :std logic;
begin
process(clk)
begin
if rising edge(clk) then
clk div \le clk div + '1';
end if:
end process;
process(clk_div(3))
begin
if reset='1' then
counter <= "00000000";
elsif rising_edge(clk_div(3)) then
 if counter<255 and en='0' then
 counter \le counter + 1:
 en<='0';
 dac out <="00000000";
 elsif counter=0 then
 en<='0':
 else
 en<='1';
counter <= counter-1;</pre>
dac out <="11111111";
 end if:
end if;
end process;
end square_wave;
```

```
Sawtooth Wave
VHDL Code:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity swatooth_wave is
Port (clk: in std_logic;
      reset: in std logic;
      dac out : out std logic vector(7 downto 0));
end swatooth_wave;
architecture swatooth_wave of swatooth_wave is
signal clk_div : std_logic_vector(3 downto 0);
signal counter: std logic vector(7 downto 0);
signal en :std logic;
begin
process(clk)
begin
if rising edge(clk) then
clk div \le clk div + '1';
end if:
end process;
process(clk_div (3))
begin
  if reset='1' then
  counter <= "00000000";
 elsif rising_edge(clk_div (3)) then
 counter <= counter + 1;</pre>
 end if:
end process;
dac_out <=counter;</pre>
end swatooth wave;
```



### Sine Wave

```
library IEEE;
                                                                          begin
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
                                                                          Process(clk,reset)
use IEEE.STD LOGIC UNSIGNED.ALL;
                                                                          begin
                                                                              if(reset='1') then
                                                                              clk div <=(others=>'0');
Entity sinewave is
                                                                              elsif(clk'event and clk='1') then
port ( clk : in std_logic;
                                                                              clk div \le clk div +1;
      reset : in std_logic;
      dac_out : out std_logic_vector(7 downto 0));
                                                                              end if:
End sinewave:
                                                                          end process;
architecture sinewave of sinewave is
                                                                          process(clk div (3))
Signal clk div:std logic vector(7 downto 0);
                                                                          begin
Signal I :integer range 0 to 179;
Type sine is array (0 to 179) of integer range 0 to 255;
                                                                          if(clk div (3)'event and clk div (3)='1')then
Constant value:
                                                                             dac_out<=conv_std_logic_vector(value(i),8);
sine:=(128,132,136,141,154,150,154,158,163,167,171,175,180,184,188,19
                                                                            I \le I+1:
2,195,199,203,206,210,213,216,220,223,226,228,231,234,236,238,241,243
                                                                            if(i=179) then
,244,246,247,248,249,250,251,252,253,254,255,255,255,255,255,254,254,
                                                                            i < = 0;
253,252,251,249,246,244,243,241,238,236,234,231,228,226,223,220,216,2
                                                                            end if:
13,210,206,203,199,195,192,188,184,180,175,171,167,163,158,154,150,14
                                                                          end if:
5,141,136,132,128,123,119,114,110,105,101,97,92,88,84,80,75,71,67,64,6
                                                                          end process;
0,56,52,49,45,42,39,35,32,29,27,24,21,19,17,14,12,11,9,7,6,4,3,2,1,1,0,0,0,
0,0,0,0,0,1,1,2,3,4,6,7,9,11,12,14,17,19,21,24,27,29,32,35,39,42,45,49,52,5
                                                                          end sinewave;
6,60,64,67,71,75,80,84,88,92,97,101,105,110,114,119,123,128);
```



| Angle vs. Voltage Magnitude for Sine wave |        |                                                        |                                                       |
|-------------------------------------------|--------|--------------------------------------------------------|-------------------------------------------------------|
| Angle Ø<br>(Degrees)                      | Sin Ø  | V <sub>out</sub> (Voltage magnitude)<br>5V+(5V* Sin Ø) | Values sent to DAC (decimal)<br>(Voltage mag. * 25.6) |
| 0                                         | 0      | 5                                                      | 128                                                   |
| 30                                        | 0.5    | 7.5                                                    | 192                                                   |
| 60                                        | 0.866  | 9.33                                                   | 238                                                   |
| 90                                        | 1.0    | 10                                                     | 255                                                   |
| 120                                       | 0.866  | 9.33                                                   | 238                                                   |
| 150                                       | 0.5    | 7.5                                                    | 192                                                   |
| 180                                       | 0      | 5                                                      | 128                                                   |
| 210                                       | -0.5   | 2.5                                                    | 64                                                    |
| 240                                       | -0.866 | 0.669                                                  | 17                                                    |
| 270                                       | -1.0   | 0                                                      | 0                                                     |
| 300                                       | -0.866 | 0.669                                                  | 17                                                    |
| 330                                       | -0.5   | 2.5                                                    | 64                                                    |
| 360                                       | 0      | 5                                                      | 128                                                   |