## Logic Gates

Kai 2025



| input | output |
|-------|--------|
| 0 0   | 0      |
| 0 1   | 0      |
| 1 0   | 0      |
| 1 1   | 1      |



| input | output |
|-------|--------|
| 0 0   | 1      |
| 0 1   | 1      |
| 1 0   | 1      |
| 11    | 0      |



| input | output |
|-------|--------|
| 0 0   | 0      |
| 0 1   | 1      |
| 1 0   | 1      |
| 1 1   | 1      |



| input | output |
|-------|--------|
| 0 0   | 1      |
| 0 1   | 0      |
| 1 0   | 0      |
| 11    | 0      |



| input | output |
|-------|--------|
| 0     | 0      |
| 1     | 1      |



| input | output |
|-------|--------|
| 0     | 1      |
| 1     | 0      |



| input | output |
|-------|--------|
| 0.0   | 0      |
| 00    | 0      |
| 0 1   | 1      |
| 1 0   | 1      |
| 11    | 0      |



| input | output |
|-------|--------|
| 0 0   | 1      |
| 0 1   | 0      |
| 1 0   | 0      |
| 11    | 1      |

Log tables: pg 78

NAND = not AND XOR = exlusive OR buffer = does nothing NOT = inverter



my own questions:



| Draw an inverter: | Draw an OR gate: | Draw an exlusive NOR: |
|-------------------|------------------|-----------------------|
|                   |                  |                       |
|                   |                  |                       |
|                   |                  |                       |
|                   |                  |                       |
|                   |                  |                       |

LC HL 2024

## Question 1

Logic gates have one or more inputs and a single output. For each logic gate in Column A in the table below enter the output, either 0 or 1, in Column B.

| Column A<br>Logic gate with input(s) | Column B<br>Output (0 or 1) |
|--------------------------------------|-----------------------------|
| 1                                    |                             |
| 0 1                                  |                             |
| 1 —                                  |                             |
| 1 -                                  |                             |
| °                                    |                             |
| 1                                    |                             |

## Question 5

The half-adder logic circuit shown below generates two outputs, S and C, from two inputs, A and B.



(a) What is the value of C when the inputs A and B are both 0?



(b) What is the value of S when the inputs A and B are both 1?

