## MTH410E - RISC-V Architecture and Processor Design

## Homework 4 - SuperScalar RISC-V Processor

Write a SystemVerilog code of a pipelined/2-way superscalar RISC-V processor. The designed micro-architecture should include all the instructions in RV32I. The processor should work as in-order and single-issue, so there is no need for FENCE instruction implementation. The processor should resolve the all data control hazards either by stalling or full bypassing/scoreboard (+20 bonus points).

The datapath of the processor should be as follows;

endmodule

The data and instruction memories of the processor should be initialized by *DMemInitFile* and *IMemInitFile* respectively (i.e., use \$readmemh in the initial block of the memories).

To trace the processor state, RF write and DMEM write operations should be logged to *LogFile*. Therefore, following two functions should be used in RF and DMEM modules to track the written values. You can change the signal names (e.g., rf\_idx\_dec) with respect to your signal names.

\$fwrite(*LogFile*, "x%0d 0x%16h", rf\_idx\_dec, rf\_data\_hex); // log the register file writes \$fwrite(*LogFile*, "mem 0x%h 0x%h", dmem\_idx\_dec, dmem\_data\_hex); // log the data memory writes

Deadline: 26/12/2023 23:59

Some resources;

• RISC-V: An Overview of the Instruction Set Architecture