



# **Application**

- Brushed Motor drive applications
- BLDC Motor drive applications
- Battery powered circuits
- Half-bridge and full-bridge topologies
- Synchronous rectifier applications
- Resonant mode power supplies
- OR-ing and redundant power switches
- DC/DC and AC/DC converters
- DC/AC Inverters

# **Benefits**

- Optimized for Logic Level Drive
- Improved Gate, Avalanche and Dynamic dV/dt Ruggedness
- Fully Characterized Capacitance and Avalanche SOA
- Enhanced body diode dV/dt and dI/dt Capability
- Lead-Free\*
- RoHS Compliant, Halogen-Free

HEXFET® Power MOSFET



| $V_{	t DSS}$             | 40V                     |  |
|--------------------------|-------------------------|--|
| R <sub>DS(on)</sub> typ. | $0.50$ m $\Omega$       |  |
| max                      | $0.65 \mathrm{m}\Omega$ |  |
| D (Silicon Limited)      | 557A①                   |  |
| D (Package Limited)      | 360A                    |  |



| G    | D     | S      |
|------|-------|--------|
| Gate | Drain | Source |

| Base Part Number Package Type |              | Standar            | Orderable Part Number |                       |
|-------------------------------|--------------|--------------------|-----------------------|-----------------------|
| Dase Part Number              | Package Type | Form Quantity      |                       | Orderable Part Number |
| IRL40SC228                    | D2PAK-7Pin   | Tape and Reel Left | 800                   | IRL40SC228            |







Fig 2. Maximum Drain Current vs. Case Temperature



# Absolute Maximum Rating

| Symbol                                 | Parameter                                                                         | Max.         | Units |
|----------------------------------------|-----------------------------------------------------------------------------------|--------------|-------|
| $I_D$ @ $T_C$ = 25°C                   | Continuous Drain Current, VGS @ 10V (Silicon Limited)                             | <b>557</b> ① |       |
| $I_D$ @ $T_C$ = 100°C                  | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)                 | 393①         | ^     |
| I <sub>D</sub> @ T <sub>C</sub> = 25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V (Wire Bond Limited)               | 360          | Α Α   |
| I <sub>DM</sub>                        | Pulsed Drain Current ②                                                            | 1440@        |       |
| $P_D @ T_C = 25^{\circ}C$              | Maximum Power Dissipation                                                         | 416          | W     |
|                                        | Linear Derating Factor                                                            | 2.8          | W/°C  |
| $V_{GS}$                               | Gate-to-Source Voltage                                                            | ± 20         | V     |
| T <sub>J</sub>                         | Operating Junction and                                                            | -55 to + 175 | °C    |
| T <sub>STG</sub>                       | Storage Temperature Range Soldering Temperature, for 10 seconds (1.6mm from case) | 300          | -     |

# **Avalanche Characteristics**

| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy ③ | 1275                      | 1  |
|-------------------------------------|---------------------------------|---------------------------|----|
| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy   | 2150                      | mJ |
| I <sub>AR</sub>                     | Avalanche Current ②             | See Fig 15, 16, 23a, 23b  | Α  |
| E <sub>AR</sub>                     | Repetitive Avalanche Energy ②   | See Fig. 15, 16, 238, 230 | mJ |

### **Thermal Resistance**

| Symbol          | Parameter                          | Тур. | Max. | Units |
|-----------------|------------------------------------|------|------|-------|
| $R_{	heta JC}$  | Junction-to-Case ®                 |      | 0.36 |       |
| $R_{\theta CS}$ | Case-to-Sink, Flat Greased Surface | 0.50 |      | °C/W  |
| $R_{\theta JA}$ | Junction-to-Ambient *              |      | 62   |       |

# Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol               | Parameter                            | Min. | Тур.  | Max. | Units      | Conditions                                        |
|----------------------|--------------------------------------|------|-------|------|------------|---------------------------------------------------|
| V <sub>(BR)DSS</sub> | Drain-to-Source Breakdown Voltage    | 40   |       |      | V          | $V_{GS} = 0V, I_D = 250\mu A$                     |
|                      | Breakdown Voltage Temp. Coefficient  |      | 0.031 |      | V/°C       | Reference to 25°C, I <sub>D</sub> = 5mA ②         |
| D                    | Static Drain-to-Source On-Resistance |      | 0.50  | 0.65 | <b>m</b> O | $V_{GS} = 10V, I_D = 100A$ ©                      |
| $R_{DS(on)}$         | Static Drain-to-Source On-Resistance |      | 0.60  | 0.90 | mΩ         | $V_{GS} = 4.5V, I_D = 50A$ §                      |
| $V_{GS(th)}$         | Gate Threshold Voltage               | 1.0  |       | 2.4  | V          | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$              |
| ı                    | Drain to Source Leakage Current      |      |       | 1.0  |            | $V_{DS} = 40 \text{ V}, V_{GS} = 0 \text{V}$      |
| I <sub>DSS</sub>     | Drain-to-Source Leakage Current      |      |       | 150  | μA         | $V_{DS} = 40V, V_{GS} = 0V, T_{J} = 125^{\circ}C$ |
| ı                    | Gate-to-Source Forward Leakage       |      |       | 100  | nA         | $V_{GS} = 20V$                                    |
| I <sub>GSS</sub>     | Gate-to-Source Reverse Leakage       |      |       | -100 | IIA        | $V_{GS} = -20V$                                   |
| $R_G$                | Gate Resistance                      |      | 2.2   |      | Ω          |                                                   |

# Notes:

- ① Calculated continuous current based on maximum allowable junction temperature. Bond wire current limit is 360A. Note that Current imitations arising from heating of the device leads may occur with some lead mounting arrangements. (Refer to AN-1140)
- ② Repetitive rating; pulse width limited by max. junction temperature.
- $\odot$  Limited by T<sub>Jmax</sub>, starting T<sub>J</sub> = 25°C, L = 0.146mH, R<sub>G</sub> = 50 $\Omega$ , I<sub>AS</sub> = 100A, V<sub>GS</sub> =10V.
- ⑤ Pulse width  $\leq 400 \mu s$ ; duty cycle  $\leq 2\%$ .
- ⑥ Coss eff. (TR) is a fixed capacitance that gives the same charging time as Coss while VDS is rising from 0 to 80% VDSS.
- © Coss eff. (ER) is a fixed capacitance that gives the same energy as Coss while VDS is rising from 0 to 80% VDSS.
- ® R<sub>θ</sub> is measured at T<sub>J</sub> approximately 90°C.
- 9 Limited by  $T_{Jmax}$ , starting  $T_J = 25^{\circ}C$ , L = 1mH,  $R_G = 50\Omega$ ,  $I_{AS} = 65A$ ,  $V_{GS} = 10V$ .
- Pulse drain current is limited to 1440A by source bonding technology.
- \* When mounted on 1" square PCB (FR-4 or G-10 Material). For recommended footprint and soldering techniques refer to application note #AN-994: <a href="http://www.infineon.com/technical-info/appnotes/an-994.pdf">http://www.infineon.com/technical-info/appnotes/an-994.pdf</a>



# Dynamic Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                    | Parameter                                     | Min. | Тур.  | Max. | Units | Conditions                             |
|---------------------------|-----------------------------------------------|------|-------|------|-------|----------------------------------------|
| gfs                       | Forward Transconductance                      | 264  |       |      | S     | $V_{DS} = 10V, I_{D} = 100A$           |
| $Q_g$                     | Total Gate Charge                             |      | 205   | 307  |       | I <sub>D</sub> = 100A                  |
| $Q_{gs}$                  | Gate-to-Source Charge                         |      | 57    |      | nC    | V <sub>DS</sub> = 20V                  |
| $Q_{gd}$                  | Gate-to-Drain Charge                          |      | 104   |      |       | V <sub>GS</sub> = 4.5V⑤                |
| Q <sub>sync</sub>         | Total Gate Charge Sync. (Qg- Qgd)             |      | 101   |      |       |                                        |
| $t_{d(on)}$               | Turn-On Delay Time                            |      | 67    |      |       | $V_{DD} = 20V$                         |
| t <sub>r</sub>            | Rise Time                                     |      | 210   |      |       | I <sub>D</sub> = 30A                   |
| $t_{d(off)}$              | Turn-Off Delay Time                           |      | 222   |      | ns    | $R_G = 2.7\Omega$                      |
| t <sub>f</sub>            | Fall Time                                     |      | 176   |      |       | V <sub>GS</sub> = 4.5V⑤                |
| C <sub>iss</sub>          | Input Capacitance                             |      | 19680 |      |       | V <sub>GS</sub> = 0V                   |
| Coss                      | Output Capacitance                            |      | 2305  |      |       | V <sub>DS</sub> = 25V                  |
| $C_{rss}$                 | Reverse Transfer Capacitance                  |      | 1575  |      | pF    | f = 1.0MHz, See Fig.7                  |
| Coss eff.(ER)             | Effective Output Capacitance (Energy Related) |      | 2690  |      |       | V <sub>GS</sub> = 0V, VDS = 0V to 32V⑦ |
| C <sub>oss eff.(TR)</sub> | Output Capacitance (Time Related)             |      | 3390  |      |       | V <sub>GS</sub> = 0V, VDS = 0V to 32V® |

# **Diode Characteristics**

| Symbol           | Parameter                               | Min. | Тур. | Max.  | Units | Conditions                                      |
|------------------|-----------------------------------------|------|------|-------|-------|-------------------------------------------------|
| Is               | Continuous Source Current (Body Diode)  |      |      | 557①  | _     | MOSFET symbol showing the                       |
| I <sub>SM</sub>  | Pulsed Source Current<br>(Body Diode) ② |      |      | 1440⑩ |       | integral reverse p-n junction diode.            |
| $V_{SD}$         | Diode Forward Voltage                   |      |      | 1.2   | V     | $T_J = 25^{\circ}C, I_S = 100A, V_{GS} = 0V $ § |
| dv/dt            | Peak Diode Recovery dv/dt ④             |      | 2.0  |       | V/ns  | $T_J = 175^{\circ}C, I_S = 100A, V_{DS} = 40V$  |
| t <sub>rr</sub>  | Reverse Recovery Time                   |      | 42   |       | ns    | $T_J = 25^{\circ}C$ $V_{DD} = 34V$              |
| rr               | The verse receivery Time                |      | 43   |       | 113   | $T_J = 125^{\circ}C$ $I_F = 100A$ ,             |
| 0                | Deverse Deceyory Charge                 |      | 43   |       | 20    | $T_J = 25^{\circ}C$ di/dt = 100A/µs ⑤           |
| $Q_{rr}$         | Reverse Recovery Charge                 |      | 45   |       | nC    | <u>T<sub>J</sub> = 125°C</u>                    |
| I <sub>RRM</sub> | Reverse Recovery Current                |      | 1.7  |       | Α     | T <sub>J</sub> = 25°C                           |





Fig 3. Typical Output Characteristics



Fig 5. Typical Transfer Characteristics



Fig 7. Typical Capacitance vs. Drain-to-Source Voltage



Fig 4. Typical Output Characteristics



Fig 6. Normalized On-Resistance vs. Temperature



Fig 8. Typical Gate Charge vs. Gate-to-Source Voltage





Fig 9. Typical Source-Drain Diode Forward Voltage



Fig 11. Drain-to-Source Breakdown Voltage



Fig 10. Maximum Safe Operating Area



Fig 12. Typical Coss Stored Energy



Fig 13. Typical On-Resistance vs. Drain Current



Fig 14. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 15. Avalanche Current vs. Pulse Width



Fig 16. Maximum Avalanche Energy vs. Temperature

# Notes on Repetitive Avalanche Curves, Figures 15, 16: (For further info, see AN-1005 at www.irf.com)

1. Avalanche failures assumption:

Purely a thermal phenomenon and failure occurs at a temperature far in excess of  $T_{\text{jmax}}$ . This is validated for every part type.

- 2. Safe operation in Avalanche is allowed as long  $asT_{jmax}$  is not exceeded.
- 3. Equation below based on circuit and waveforms shown in Figures 23a, 23b.
- 4. P<sub>D (ave)</sub> = Average power dissipation per single avalanche pulse.
- 5. BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. l<sub>av</sub> = Allowable avalanche current.
- ΔT = Allowable rise in junction temperature, not to exceed T<sub>jmax</sub> (assumed as 25°C in Figure 14, 15).

 $t_{av}$  = Average time in avalanche.

D = Duty cycle in avalanche = tav ·f

 $Z_{\text{thJC}}(D, t_{\text{av}})$  = Transient thermal resistance, see Figures 14) PD (ave) = 1/2 ( 1.3·BV·l<sub>av</sub>) =  $\Delta T/Z_{\text{thJC}}$ 

 $I_{av} = 2\Delta T / [1.3 \cdot BV \cdot Z_{th}]$ 

 $E_{AS (AR)} = P_{D (ave)} t_{av}$ 





Fig 17. Threshold Voltage vs. Temperature



Fig 19. Typical Recovery Current vs. dif/dt



Fig 18. Typical Recovery Current vs. dif/dt



Fig 20. Typical Stored Charge vs. dif/dt



Fig 21. Typical Stored Charge vs. dif/dt





Fig 22. Peak Diode Recovery dv/dt Test Circuit for N-Channel HEXFET® Power MOSFETs



Fig 23a. Unclamped Inductive Test Circuit



Fig 23b. Unclamped Inductive Waveforms



Fig 24a. Switching Time Test Circuit



Fig 24b. Switching Time Waveforms



Fig 25a. Gate Charge Test Circuit



Fig 25b. Gate Charge Waveform



# D<sup>2</sup>Pak - 7 Pin Package Outline (Dimensions are shown in millimeters (inches))





| S<br>Y      |        | N     |       |      |                  |
|-------------|--------|-------|-------|------|------------------|
| М           | MILLIM | ETERS | SIONS | HES  | O T              |
| B<br>0<br>L | MIN.   | MAX.  | MIN.  | MAX. | 0<br>T<br>E<br>S |
| А           | 4.06   | 4.83  | .160  | .190 |                  |
| A1          | _      | 0.254 | _     | .010 |                  |
| ь           | 0.51   | 0.91  | .020  | .036 |                  |
| b1          | 0.51   | 0.81  | .020  | .032 | 5                |
| С           | 0.38   | 0.74  | .015  | .029 |                  |
| c1          | 0.38   | 0.58  | .015  | .023 | 5                |
| c2          | 1,14   | 1.65  | .045  | .065 |                  |
| D           | 8.38   | 9.65  | .330  | .380 | 3                |
| D1          | 6.86   | 7.42  | .270  | .292 | 4                |
| E           | 9.65   | 10.54 | .380  | .415 | 3,4              |
| E1          | 8.00   | 9.00  | .315  | .354 | 4                |
| е           | 1.27   | BSC   | .050  | BSC  |                  |
| Н           | 14.61  | 15.88 | .575  | .625 |                  |
| L           | 1.78   | 2.79  | .070  | .110 |                  |
| L1          | _      | 1.68  | _     | .066 | 4                |
| L2          | _      | 1.78  | _     | .070 |                  |
| L3          | 0.25   | BSC   | .010  | BSC  |                  |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M-1994
- 2. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 3. DIMENSION D & E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.127 [.005"] PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
- 4. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSION E, L1, D1 & E1.
- 5. DIMENSION 61 AND c1 APPLY TO BASE METAL ONLY.
  - 6. DATUM A & B TO BE DETERMINED AT DATUM PLANE H.
  - 7. CONTROLLING DIMENSION: INCH.
  - OUTLINE CONFORMS TO JEDEC OUTLINE TO-263CB. EXCEPT FOR DIMS. E, E1 & D1.

D<sup>2</sup>Pak - 7 Pin Part Marking Information





#### **Qualification Information**

| Qualification Level        | Industrial (per JEDEC JESD47F) †                     |  |  |  |  |
|----------------------------|------------------------------------------------------|--|--|--|--|
| Moisture Sensitivity Level | D2PAK-7Pin MSL1 (per JEDEC J-STD-020D <sup>†</sup> ) |  |  |  |  |
| RoHS Compliant             | Yes                                                  |  |  |  |  |

<sup>†</sup> Applicable version of JEDEC standard at the time of product release.

# **Revision History**

| Date       | Comments                                                      |  |
|------------|---------------------------------------------------------------|--|
| 05/12/2017 | Corrected package picture added "s" on pin number 4 - page 1. |  |

Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2015 All Rights Reserved.

# **IMPORTANT NOTICE**

The information given in this document shall in <u>no event</u> be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may <u>not</u> be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.