

## DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY BLOCK EXAMINATION

SUBJECT CODE: (IT506) SUBJECT NAME: Advanced Microprocessor Architecture

Examination : B.TECH - Semester - V Seat No. :
Date : 27/10/2012 Day :
Time : 1.15 hr Max. Marks : 36

## **INSTRUCTIONS:**

- 1. Figures to the right indicate maximum marks for that question.
- 2. The symbols used carry their usual meanings.
- 3. Assume suitable data, if required & mention them clearly.
- 4. Draw neat sketches wherever necessary.
- Q.1 State true/false and justify your answer (no marks without justification).
  - (a) If string related instructions are not used in the program, 8086 will never access ES automatically.
     (b) If you load the selector of a code segment which is 'marked' as readable into DS segment register.
     02
  - (b) If you load the selector of a code segment which is 'marked' as readable into DS segment register, there will be an exception.
  - (c) Even though 8086 has 1 Mbytes of physical memory, it can access only 64 kbytes memory at a time. 02
  - (d) Two different logical addresses can point to the same physical address in 8086.

02

06

- (e) An instruction MOV CS:[1234],AX will generate an exception in PM of 80386.
- (f) What is delay slot? How it improves the delay due to control hazard?
- Q.2 Answer Any Two
  - (a) The 8086 system requires following memory map:

    EPROM 80000H TO 80FFFH

    06

EPROM device available is of size 2 Kbytes. Use <u>3625</u> bipolar PROM as decoder to map above devices using absolute decoding. Write down the truth table and draw the complete circuit diagram. State your assumptions, if any, very clearly.

- (b) In the examination paper there are 4 questions and each will take on average 5 minutes to correct. 1000 candidates write examination. 4 teachers are employed to correct paper using pipeline mode. Every question is not answered by all candidates. 10% of candidates do not answer question 1, 15% question 2, 5% question 3, 25% question 4.
  - i) How much time is taken to complete grading?
  - ii) What is the efficiency of pipeline processing?
  - iii) If data parallel method is used how much time will be taken to complete the grading?
- Q.3 (a) The size of IVT and IDT tables are same. State T/F and justify (show your calculation also) 02
  - (b) State the addressing mode for the following instructions:
    - (i) Mov ax,[1234] (ii) mov ax,[bx] (iii) mov ax,[bx+si] (iv) mov ax,[bx+1234]
  - (c) Draw the pipeline execution diagram for the following instructions of hypothetical processor SMAC2P:

MUL R1, R2, R3 ADD R2, R3, R4

INC R4

SUB R6, R3, R7

Find out the delay in pipeline execution due to data dependency of the above instructions. State your assumptions clearly if any.