

# DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY

# B.TECH. - SEMESTER - IV [INFORMATION TECHNOLOGY] SUBJECT: (IT-402) COMPUTER ORGANIZATION

: BLOCK (Repeater) Examination Seat No.

Date : 18/04/2016 : Friday Dav Ti me : 3:00 to 4:15 Max. Marks :36

- Figures to the right indicate maximum marks for that question. 1.
- The symbols used carry their usual meanings.
- Assume suitable data, if required & mention them clearly.
- Draw neat sketches wherever necessary.

### O.1 Do as directed.

| (a) Justify: Block Diagram conveys Structure rather than Behavior.                    | [2] |
|---------------------------------------------------------------------------------------|-----|
| (b) "TLB and Page table both have same content." State True/False with Justification. | [2] |

- (c) Explain three speedup techniques. [2]
- (d) Differentiate: RISC and CISC machine. [2]
- (e) Why DRAM cells required periodic refreshing? [2]
- (f) For complete interconnection structure find number of edges, max node degree, where [2] n=64.

#### 0.2 Attempt Any TWO of the following questions.

- [12]
- [6] (a) What is cache coherence? Discuss various solutions.
- (b) Write code to implement the expression: A = (B + C) \* (D + E) on 3-, 2-, 1- and 0-address [6] machines. In accordance with programming language practice, computing the expression should not change the values of its operands.
- (c) Given references to the following pages by a program 0 9 0 1 8 1 8 7 8 7 1 2 8 2 7 8 2 3 8 [6] 3.calculate the hit ratio if there are four page frames available to it using FIFO, LRU and OPTIMAL page replacement algorithm
- **Q.3** [6] (a) Discuss the steps involve in DMA transfer process with diagram.
  - (b) Explain the IBM System /360 in detail with diagram. [6]

### OR

#### Q.3 (a) Consider the following assembly-language program for a hypothetical RISC

- LD r4,#A Load constant A into general register r4
  - LD r5,#B Load constant B into general register r5
  - LD r6,#C Load constant c into general register r6
  - LD r9,#0 Clear general register r9
  - BEQ r4,r5,adr1 If r4=r5 then go to adr1
  - ADD r9,r4,r5 Add the sum of r4 and r5 to r9
  - MUL r9,r9,r9 Square the content of r9
  - MUL r9.r9.#1 Increment r9 by 1

adr1:st M(r1),r9 Store r9 in the memory location addressed by r1

Identify all possible RAW, WAR and WAW hazards that are present if nothing known about the structure of the RISC's instruction pipeline.

(b) Explain with diagram organization of IAS computer.

[6]

[6]