

# SH7000 Series

# Multi-Bit Shift of 32-Bit Data (Arithmetic Right Shift)

Label: SHARN

Functions Used: SHLR2 Instruction

SHLR8 Instruction SHLR16 Instruction

#### **Contents**

| 1. | Function                                   | 2 |
|----|--------------------------------------------|---|
| 2. | Arguments                                  | 2 |
| 3. | Internal Register Changes and Flag Changes | 2 |
| 4. | Programming Specifications                 | 3 |
| 5. | Notes                                      | 3 |
| 6. | Description                                | 4 |
| 7. | Flowchart                                  | 7 |
| 8. | Program Listing                            | 8 |



### 1. Function

Performs a multi-bit (0–31) arithmetic right shift of 32-bit data.

## 2. Arguments

| Description |                             | Storage Location | Data Length (Bytes) |
|-------------|-----------------------------|------------------|---------------------|
| Input       | Number of shift bits (0–31) | R0               | 4                   |
|             | 32-bit data before shift    | R1               | 4                   |
| Output      | 32-bit data after shift     | R1               | 4                   |

## 3. Internal Register Changes and Flag Changes

|     | $(Before\;Execution) \;\;\to\;\; (After\;Execution)$           |
|-----|----------------------------------------------------------------|
| R0  | Number of shift bits $\rightarrow$ Change                      |
| R1  | 32-bit data before shift $\rightarrow$ 32-bit data after shift |
| R2  | Work                                                           |
| R3  | Work                                                           |
| R4  |                                                                |
| R5  |                                                                |
| R6  |                                                                |
| R7  |                                                                |
| R8  |                                                                |
| R9  |                                                                |
| R10 |                                                                |
| R11 |                                                                |
| R12 |                                                                |
| R13 |                                                                |
| R14 |                                                                |
| R15 | (SP)                                                           |

T bit \* — : No change \* : Change 0 : Fixed 0

1 : Fixed 1



## 4. Programming Specifications

| Program memory (bytes) |
|------------------------|
| 74                     |
| Data memory (bytes)    |
| 0                      |
| Stack (bytes)          |
| 8                      |
| Number of states       |
| 38                     |
| Reentrant              |
| Yes                    |
| Relocation             |
| Yes                    |
| Intermediate interrupt |
| Yes                    |

### 5. Notes

The number of states indicated in the programming specifications is the value when a 31-bit shift is performed.



### 6. Description

#### (1) Function

Details of the arguments are as follows.

R0: As the input argument, set the number of shift bits (0-31).

R1: Set the 32-bit data before the shift as the input argument.

Holds the 32-bit data after the shift as the output argument.

Figure 1 shows a software SHARN execution example.



Figure 1 Software SHARN Execution Example

#### (2) Usage Notes

The contents of R1, which holds the 32-bit data before the shift, are destroyed after the shift when the 32-bit data after the shift is stored there. In addition, execution of the software SHARN instruction changes the setting of R0, which specified the number of shift bits.

If the values for the 32-bit data before the shift and the number of shift bits will be needed after the software SHARN instruction is executed, they should be saved beforehand.

#### (3) RAM Used

No RAM is used by the software SHARN instruction.



#### (4) Usage Example

After the number of shift bits and the 32-bit data before the shift have been set in the input arguments, the software SHARN instruction is executed by a subroutine call.

```
MOV #H'05,R0 ... Sets number of shift bits in input argument (R0)

BSR SHARN ... Subroutine call to software SHARN

MOV.L DATA,R1 ... Sets 32-bit data before shift in input argument (R1)

...

align 4

DATA .data.l H'80000000
```

#### (5) Operating Principle

(a) Bits 4 to 0 in R0, which is set to the number of shift bits, are tested. If any of them have a value of 1, a shift corresponding to the weighting of the bits in question is performed using the 16-bit logical right shift command (SHLR16), the 8-bit logical right shift command (SHLR8), the 2-bit logical right shift command (SHLR2), and the 1-bit logical right shift command (SHLR).

Table 1 Number of Shift Bits and Instructions Used for Each Bit

| Bit Number | Weighting           | Instruction   |
|------------|---------------------|---------------|
| Bit 4      | 2 <sup>4</sup> = 16 | SHLR16        |
| Bit 3      | $2^3 = 8$           | SHLR8         |
| Bit 2      | $2^2 = 4$           | SHLR2 (twice) |
| Bit 1      | 2 <sup>1</sup> = 2  | SHLR2         |
| Bit 0      | $2^0 = 1$           | SHLR          |



(b) Since the 32-bit data before the shift is shifted 16 bits, 8 bits, 2 bits, and 1 bit by the logical right shift instructions, when the MSB of 32-bit data before shift is 1, the empty MSB following the shift becomes not 1 but 0.

Therefore, if R2 contains H'FFFFFFF, as shown in figure 2, and this data is shifted logically right by the same number of bits as the 32-bit data before the shift, and if the MSB before the shift is 1, after the shift the top bits of the shifted portion are set to 1 by a logical OR with the inverted R2 value.



Figure 2 Multiple Bit Shift



#### 7. Flowchart





## 8. Program Listing

|       |          | SITS SHIFT A |    |         | (SHARN    | )                |                                      |
|-------|----------|--------------|----|---------|-----------|------------------|--------------------------------------|
| FINIT |          | (32 BIT DAT  |    | r ied)  |           |                  |                                      |
| RETU  |          | (SHIFT RESU  |    |         |           |                  |                                      |
| 1     |          |              | 1  |         |           |                  | ;                                    |
| 2     |          |              | 2  |         |           |                  | ;                                    |
| 3     |          |              | 3  |         |           |                  | ;                                    |
| 4     |          |              | 4  |         |           |                  | ;                                    |
| 5     |          |              | 5  |         |           |                  | ;                                    |
| 6     |          |              | 6  |         |           |                  | ;                                    |
| 7     |          |              | 7  |         |           |                  | ;                                    |
| 8     |          |              | 8  |         |           |                  | ;                                    |
| 9     |          |              | 9  |         |           |                  | ;                                    |
| 10    |          |              | 10 |         |           |                  | ;                                    |
| 11    |          |              | 11 |         |           |                  | ;                                    |
| 12    | 00001000 | )            | 12 | .SECTIO | ON A, COI | DE,LOCATE=H'1000 |                                      |
| 13    |          | 00001000     | 13 | SHARN . | EQU       | \$               | ; Entry point                        |
| 14    | 00001000 | 2F26         | 14 |         | MOV.L     | R2,@-R15         | ; Escape register                    |
| 15    | 00001002 | 2 2F36       | 15 |         | MOV.L     | R3,@-R15         | ;                                    |
| 16    | 00001004 | 1            | 16 | SHARN1  |           |                  | ;                                    |
| 17    | 00001004 | 1 3228       | 17 |         | SUB       | R2,R2            | ; R2 ← H'FFFFFFF                     |
| 18    | 00001000 | 6227         | 18 |         | NOT       | R2,R2            | ;                                    |
| 19    | 00001008 | 3            | 19 | SHARN2  |           |                  | ;                                    |
| 20    | 00001008 | 3 4104       | 20 |         | ROTL      | R1               | ; R3 $\leftarrow$ MSB of 32 bit data |
| 21    | 00001002 | A 0329       | 21 |         | MOVT      | R3               | ;                                    |
| 22    | 00001000 | 4105         | 22 |         | ROTR      | R1               | ;                                    |
| 23    | 00001001 | 2            |    | SHARN3  |           |                  | ;                                    |
| 24    | 00001001 | E C810       | 24 |         | TST       | #B'00010000,R0   | ; Bit 4 = 1?                         |
| 25    | 00001010 | 8901         | 25 |         | BT        | SHARN4           | ; No                                 |
| 26    | 00001012 | 4129         | 26 |         | SHLR16    | R1               | ; 16 bit shift logical right         |
| 27    | 00001014 | 1 4229       | 27 |         | SHLR16    | R2               | ;                                    |
| 28    | 00001016 | 5            | 28 | SHARN4  |           |                  | ;                                    |
| 29    | 00001016 | C808         | 29 |         | TST       | #B'00001000,R0   | ; Bit 3 = 1?                         |
| 30    | 00001018 | 8 8901       | 30 |         | BT        | SHARN5           | ; No                                 |
| 31    | 00001012 | A 4119       | 31 |         | SHLR8     | R1               | ; 8 bit shift logical right          |
| 32    | 00001010 | 4219         | 32 |         | SHLR8     | R2               | ;                                    |
| 33    | 00001011 | 2            | 33 | SHARN5  |           |                  | ;                                    |
| 34    | 00001011 | E C804       | 34 |         | TST       | #B'00000100,R0   | ; Bit 2 = 1?                         |
| 35    | 00001020 | 8903         | 35 |         | BT        | SHARN6           | ; No                                 |
|       | 00001022 |              | 36 |         |           |                  | ; 4 bit shift logical right          |
| 37    | 00001024 | 1 4109       | 37 |         | SHLR2     | R1               | ;                                    |
|       | 00001026 |              | 38 |         | SHLR2     |                  | ;                                    |
|       |          | 3 4209       | 39 |         | SHLR2     | R2               | ;                                    |
|       | 00001022 |              | 40 | SHARN6  |           |                  | ;                                    |
|       |          | A C802       | 41 |         |           | #B'00000010,R0   |                                      |
|       | 00001020 |              | 42 |         |           |                  | ; No                                 |
|       | 00001021 |              | 43 |         | SHLR2     |                  | ; 2 bit shift logical right          |
|       | 00001030 |              | 44 |         | SHLR2     | R2               | ;                                    |
| 45    | 00001032 | 2            | 45 | SHARN7  |           |                  |                                      |



## SH7000 Series Multi-Bit Shift of 32-Bit Data (Arithmetic Right Shift)

| 46 | 00001032 | C801 | 46 |         | TST   | #B'00000001,R0 | ; | Bit 0 = 1?                |
|----|----------|------|----|---------|-------|----------------|---|---------------------------|
| 47 | 00001034 | 8901 | 47 |         | BT    | SHARN8         | ; | No                        |
| 48 | 00001036 | 4101 | 48 |         | SHLR  | R1             | ; | 1 bit shift logical right |
| 49 | 00001038 | 4201 | 49 |         | SHLR  | R2             | ; |                           |
| 50 | 0000103A |      | 50 | SHARN8  |       |                | ; |                           |
| 51 | 0000103A | 6033 | 51 |         | VOM   | R3,R0          | ; |                           |
| 52 | 0000103C | C801 | 52 |         | TST   | #B'0000001;R0  | ; | MSB of 32 bit data = 1?   |
| 53 | 0000103E | 8901 | 53 |         | BT    | SHARN_END      | ; | No                        |
| 54 | 00001040 | 6227 | 54 |         | NOT   | R2,R2          | ; |                           |
| 55 | 00001042 | 212B | 55 |         | OR    | R2,R1          | ; |                           |
| 56 | 00001044 |      | 56 | SHARN_E | ND    |                | ; |                           |
| 57 | 00001044 | 63F6 | 57 |         | MOV.L | @R15+,R3       | ; | Return register           |
| 58 | 00001046 | 000B | 58 |         | RTS   |                | ; |                           |
| 59 | 00001048 | 62F6 | 59 |         | MOV.L | @R15+,R2       | ; |                           |
| 60 |          |      | 60 |         | .END  |                |   |                           |
|    |          | _    |    |         |       |                |   |                           |

<sup>\*\*\*\*\*</sup>TOTAL ERRORS 0
\*\*\*\*\*TOTAL WARNINGS 0



### SH7000 Series Multi-Bit Shift of 32-Bit Data (Arithmetic Right Shift)

| Keen  | safety | first in   | vour | circuit | designs! |
|-------|--------|------------|------|---------|----------|
| IVOOP | Juicty | 111 31 111 | your | onount  | acoigno. |

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.