

# SH7000 Series

# 64 Bit + 64 Bit = 64 Bit (Unsigned)

Label: ADDU64

Functions Used: ADDC Instruction

#### **Contents**

| 1. | Function                                   | 2 |
|----|--------------------------------------------|---|
| 2. | Arguments                                  | 2 |
| 3. | Internal Register Changes and Flag Changes | 3 |
| 4. | Programming Specifications                 | 4 |
| 5. | Description                                | 4 |
| 6. | Flowchart                                  | 6 |
| 7. | Program Listing                            | 7 |



### 1. Function

Adds the augend (unsigned 64 bits) and addend (unsigned 64 bits), and determines the sum (unsigned 64 bits). At this time, whether or not any carry is generated is set in the T bit.

# 2. Arguments

| Description |                                                     | Storage Location | Data Length (Bytes) |  |  |
|-------------|-----------------------------------------------------|------------------|---------------------|--|--|
| Input       | Upper 32 bits of augend (unsigned 64 bits)          | R0               | 4                   |  |  |
|             | Lower 32 bits of augend (unsigned 64 bits)          | R1               | 4                   |  |  |
|             | Upper 32 bits of addend (unsigned 64 bits)          | R2               | 4                   |  |  |
|             | Lower 32 bits of addend (unsigned 64 bits)          | R3               | 4                   |  |  |
| Output      | Upper 32 bits of sum (unsigned 64 bits)             | R0               | 4                   |  |  |
|             | Lower 32 bits of sum (unsigned 64 bits)             | R1               | 4                   |  |  |
|             | With/without carry<br>(with: T = 1, without: T = 0) | T bit (SR)       | 4                   |  |  |



# 3. Internal Register Changes and Flag Changes

|     | (Before Execution) $\rightarrow$ (After Execution)         |
|-----|------------------------------------------------------------|
| R0  | Upper 32 bits of augend $\rightarrow$ Upper 32 bits of sum |
| R1  | Lower 32 bits of augend → Lower 32 bits of sum             |
| R2  | Upper 32 bits of addend $\rightarrow$ No change            |
| R3  | Lower 32 bits of addend $\rightarrow$ No change            |
| R4  |                                                            |
| R5  |                                                            |
| R6  |                                                            |
| R7  |                                                            |
| R8  |                                                            |
| R9  |                                                            |
| R10 |                                                            |
| R11 |                                                            |
| R12 |                                                            |
| R13 |                                                            |
| R14 |                                                            |
| R15 | (SP)                                                       |

T bit \* — : No change

\* : Change0 : Fixed 01 : Fixed 1



## 4. Programming Specifications

### 5. Description

#### (1) Function

Details of the arguments are as follows.

R0: Set the upper 32 bits of the augend (unsigned 64 bits) as the input argument.

Holds the upper 32 bits of the sum (unsigned 64 bits) as the output argument.

R1: Set the lower 32 bits of the augend (unsigned 64 bits) as the input argument.

Holds the lower 32 bits of the sum (unsigned 64 bits) as the output argument.

R2: Set the upper 32 bits of the addend (unsigned 64 bits) as the input argument.

R3: Set the lower 32 bits of the addend (unsigned 64 bits) as the input argument.

T bit (SR): Indicates the presence or absence of a carry after execution of the software instruction

ADDU64.

T bit = 1: Indicates a carry was generated.

T bit = 0: Indicates no carry was generated.

Figure 1 shows a software ADDU64 execution example.





Figure 1 Software ADDU64 Execution Example

#### (2) Usage Notes

Since the sum is set in R1 and R2, which contained the augend settings, the augend data is destroyed. If the value for the augend will be needed after the software ADDU64 instruction is executed, it should be saved beforehand.

#### (3) RAM Used

No RAM is used by the software ADDU64 instruction.

#### (4) Usage Example

After the augend and addend are set in input arguments, the software instruction ADDU64 is executed by a subroutine call.

```
MOV.L DATA1,R0
                                  . . . . Sets augend (upper 32 bits) in input argument
          MOV.L DATA2,R1
                                  . . . . Sets augend (lower 32 bits) in input argument
                                  . . . . Sets addend (upper 32 bits) in input argument
          MOV.L DATA3,R2
                                  . . . . Subroutine call to ADDU64
          BSR
                  ADDU64
                                  . . . . Sets addend (lower 32 bits) in input argument
          MOV.L DATA4,R3
                                  . . . . Branches to error-processing subroutine if carry occurs
                  ERROR
          ВТ
         .align
DATA1
        .data.l H'FFFFFFF
DATA2
        .data.l H'FFFFFFFF
DATA3
        .data.1 H'10000000
DATA4
        .data.1 H'10000000
```



#### (5) Operating Principle

As shown in figure 2, the add with carry instruction (ADDC) is used repeatedly to perform addition in 32-bit units, starting from the LSB.



Figure 2 Unsigned Addition

#### 6. Flowchart





## 7. Program Listing

| 1   |                     |          | 1   | ; **** | *****                           | * 1 | *****   | *****  | *** | *******                     | **** |
|-----|---------------------|----------|-----|--------|---------------------------------|-----|---------|--------|-----|-----------------------------|------|
| 2   |                     |          | 2   | ; *    |                                 |     |         |        |     |                             | *    |
| 3   |                     |          | 3   | ; *    | NAME                            |     | ; 64 BI | T UNSI | SNE | D BINARY ADDITION (ADDU64)  | *    |
| 4   |                     |          | 4   | ; *    |                                 |     |         |        |     |                             | *    |
| 5   |                     |          | 5   | ; **** | *****                           | *:  | *****   | *****  | *** | *******                     | **** |
| 6   |                     |          | 6   | ; *    |                                 |     |         |        |     |                             | *    |
| 7   |                     |          | 7   | ; *    | ENTRY                           | :   | R0      | (UPPER | 32  | BIT AUGEND)                 | *    |
| 8   |                     |          | 8   | ; *    |                                 |     | R1      | (LOWER | 32  | BIT AUGEND)                 | *    |
| 9   |                     |          | 9   | ; *    |                                 |     | R2      | (UPPER | 32  | BIT ADDEND)                 | *    |
| 10  |                     |          | 10  | ; *    |                                 |     | R3      | (LOWER | 32  | BIT ADDEND)                 | *    |
| 11  |                     |          | 11  | ; *    | RETURNS                         | :   | R0      | (UPPER | 32  | BIT SUM)                    | *    |
| 12  |                     |          | 12  | ; *    |                                 |     | R1      | (LOWER | 32  | BIT SUM)                    | *    |
| 13  |                     |          | 1.3 | ; *    |                                 |     | T BIT   | (CARRY | ->  | TRUE;T=1,FALSE;T=0)         | *    |
| 14  |                     |          | 14  | ; *    |                                 |     |         |        |     |                             | *    |
| 15  |                     |          | 15  | ; **** | *****                           | *   | *****   | *****  | *** | *******                     | **** |
| 16  | 00001000            |          | 16  |        | .SECTION A, CODE, LOCATE=H'1000 |     |         |        |     |                             |      |
| 17  |                     | 00001000 | 17  | ADDU64 | .EQU                            |     | \$      |        |     | ; Entry point               |      |
| 18  | 00001000            | 0008     | 18  |        | CLRT                            |     |         |        |     | ; Clear T bit               |      |
| 19  | 00001002            | 313E     | 19  |        | ADDC                            |     | R3,R1   |        |     | ; Lower 32 bit augend + Low | er   |
|     |                     |          |     |        |                                 |     |         |        |     | ; 32 bit addend             |      |
| 20  | 00001004            | 000B     | 20  |        | RTS                             |     |         |        |     | ;                           |      |
| 21  | 00001006            | 302E     | 21  |        | ADDC                            |     | R2,R0   |        |     | ; Upper 32 bit augend + Upp | er   |
|     |                     |          |     |        |                                 |     |         |        |     | ; 32 bit addend             |      |
| 22  |                     |          | 22  |        | .END                            |     |         |        |     |                             |      |
| *** | *****TOTAL ERRORS 0 |          |     |        |                                 |     |         |        |     |                             |      |

<sup>\*\*\*\*\*</sup>TOTAL ERRORS 0

\*\*\*\*TOTAL WARNINGS 0

### SH7000 Series 64 Bit + 64 Bit = 64 Bit (Unsigned)

#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.