

# SH7000 Series

# Affine Transform

| Labala |   | FIN  |
|--------|---|------|
| Label: | A | FIIN |

Functions Used: MAC.W Instruction

Post-Increment Register Indirect Addressing

### **Contents**

| 1. | Function                                   | 2 |
|----|--------------------------------------------|---|
| 2. | Arguments                                  | 2 |
| 3. | Internal Register Changes and Flag Changes | 3 |
| 4. | Programming Specifications                 | 4 |
| 5. | Description                                | 5 |
| 6. | Flowchart                                  | 8 |
| 7. | Program Listing                            | 9 |



#### 1. Function

Performs matrix operations of the affine transform. A the data table of the sort shown below must be prepared beforehand.



## 2. Arguments

| Description |                                                        | Storage Location | Data Length (Bytes) |
|-------------|--------------------------------------------------------|------------------|---------------------|
| Input       | Start address of affine transform parameter table      | R0               | 4                   |
|             | Storage address of coordinates before affine transform | R1               | 4                   |
|             | Storage address of coordinates after affine transform  | R2               | 4                   |



# 3. Internal Register Changes and Flag Changes

|     | (Before Execution) $\rightarrow$ (After Execution)                                               |
|-----|--------------------------------------------------------------------------------------------------|
| R0  | Start address of affine transform parameter table $\ \ 	o$ Undefined                             |
| R1  | Storage address of coordinates before affine transform $\ \ 	o$ Undefined                        |
| R2  | Storage address of coordinates after affine transform $\ \ 	o \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ |
| R3  | Work                                                                                             |
| R4  |                                                                                                  |
| R5  |                                                                                                  |
| R6  |                                                                                                  |
| R7  |                                                                                                  |
| R8  |                                                                                                  |
| R9  |                                                                                                  |
| R10 |                                                                                                  |
| R11 |                                                                                                  |
| R12 |                                                                                                  |
| R13 |                                                                                                  |
| R14 |                                                                                                  |
| R15 | (SP)                                                                                             |

T — : No change

\* : Change0 : Fixed 01 : Fixed 1



# 4. Programming Specifications

| Program memory (bytes) |
|------------------------|
| 34                     |
| Data memory (bytes)    |
| 0                      |
| Stack (bytes)          |
| 4                      |
| Number of states       |
| 22                     |
| Reentrant              |
| Yes                    |
| Relocation             |
| Yes                    |
| Intermediate interrupt |
| Yes                    |



### 5. Description

#### (1) Function

Details of the arguments are as follows.

R0: Set the affine transform parameter table start address as the input argument.

R1: Set the storage address of the coordinates before affine transform as the input argument.

R2: Set the storage address of the coordinates after affine transform as the input argument.

Figure 1 shows an execution example for the software AFIN instruction. In memory, affine transform parameters are allocated in advance from address H'1000 0000 through  $t_x$ , A, B,  $t_y$ , C, and D, in that order. Coordinates before affine transform are allocated from address H'1000 1000 in the order X, Y. The affine transform parameter table start address, storage address for coordinates before affine transform, and storage address for coordinates after affine transform are transferred to the software AFIN as the input argument. Transform matrix operations are performed in AFIN software and coordinates after affine transform are allocated as specified in the input argument from address H'1000 1100 in the order X', Y'.



Figure 1 Software AFIN Execution Example



#### (2) Usage Notes

Affine transform parameters and coordinates should be allocated before the affine transform, as shown in figure 1.

#### (3) RAM Used

No RAM is used by the software AFIN instruction.

#### (4) Usage Example

After the affine transform parameter table start address, the storage address for coordinates before affine transform, and the storage address for coordinates after affine transform are set in input arguments, the AFIN software instruction is called from a subroutine.



#### (5) Operating Principle

(a) Expanding the affine transform matrix produces the following formulas:

$$X' = AX + BY + t_X$$
$$Y' = CX + DY = tv$$

(b) As shown in figure 2,  $AX + BY + t_x$  and  $CX + DY + t_y$  are determined using the multiply and accumulate instruction (MAC).



Figure 2 Calculation of X' and Y' Coordinates



### 6. Flowchart





### 7. Program Listing

```
:*******************
 1
                       1
 2
                       2
                       3
                          ; *
                                NAME ; AFIN CONVERSION (AFIN)
 4
                          ;*****************
 5
                       5
                          : *
 7
                       7
                                ENTRY: RO (TOP ADDRESS OF PARAMETER)
 8
                      8
                          ; *
                                       R1 (STORED ADDRESS OF BEFORE AFIN CONVERSION) *
 9
                       9
                          ; *
                                      R2 (STOR ADDRESS OF AFTER AFIN CONVERSION)
10
                      10
                          ;**********************************
                     11
11
12 00001000
                                .SECTION A.CODE.LOCATE=H'1000
                     12
                                .EOU $
         00001000
                    13 AFIN
                                                ; Entry point
14 00001000 2F36
                     14
                                MOV.L R3,@-R15 ; Escape register
15 00001002 6305
                                MOV.W @R0+,R3
                                                ; tx -> MACL
                    15
16 00001004 431A
                    16
                                LDS
                                      R3,MACL
17 00001006 410F
                                MAC.W @R0+,@R1+ ; A=X+MACL -> MACL(=AX+Tx)
                    17
18 00001008 410F
                                MAC.W @R0+,@R1+ ; B=Y+MACL -> MACL(=AX+BY+Tx)
                    18
19 0000100A 031A
                     19
                                STS
                                     MACL,R3
                                                 ; MACT -> X'
20 0000100C 2231
                     20
                                MOV.W R3,@R2
21 0000100E 7202
                    21
                                ADD
                                      #2.R2
22 00001010 6305
                     22
                                MOV.W @R0+,R3
                                                 ; Ty -> MACL
23 00001012 431A
                     23
                                T.DS
                                     R3,MACL
24 00001014 71FC
                    24
                                ADD
                                      #-4.R1
                                MAC.W @R0+,@R1+
25 00001016 410F
                     25
                                                 ; C=X+MACL -> MACL(=CX+Ty)
26 00001018 410F
                     26
                                MAC.W @R0+,@R1+
                                                 ; D=Y+MACL -> MACL(=CX+DY+Ty)
27 0000101A 031A
                    27
                                STS
                                      MACL,R3
                                                ; MACL -> Y'
28 0000101C 2231
                     28
                                MOV.W R3,@R2
29 0000101E 000B
                     29
                                RTS
30 00001020 63F6
                                MOV.L @R15+,R3 ; Return register
                     30
                      31
                                 .END
*****TOTAL ERRORS 0
*****TOTAL WARNINGS 0
```



#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.