date: 2002/11/20

### HITACHI SEMICONDUCTOR TECHNICAL UPDATE

| Classification of Production | Development Environm                                                                                                                                                                                                                                                                                                                                          | ent                       |                        | No                  | TN-OS*-065A/E                                                                                         | Rev    | 1         |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|---------------------|-------------------------------------------------------------------------------------------------------|--------|-----------|
| THEME                        | HI7750 Notes on using the FPU  Classification of Information                                                                                                                                                                                                                                                                                                  |                           |                        | 2 S<br>3. L<br>4. C | pec change<br>upplement of Documents<br>imitation of Use<br>hange of Mask<br>hange of Production Line |        |           |
| PRODUCT<br>NAME              | HS0775ITCE1SME, HS0775ITCE1SMB, HS0775ITCE1SMS, HS0775ITHE1STE, HS0775ITHE1STB, HS0775ITHE1SFE, HS0775ITIE1SFE, HS0775ITIE1SFS, HS0775ITIE1SFS-E, HS0775ITIE1SFB-E, HS0775ITIE1SFB-E, HS0775ITIE1SFB-E, HS0775ITIE1SFB-E, HS0775ITIE1SFB-E, HS0775ITIE1SFB-E, HS0775ITIE1SFV, HS0775ITIE1SFV, HS0775ITIE1SFV, HS0775ITIE1SFX, HS0775ITIE1SFX, HS0775ITIE1SFX, | V1.0A,<br>V1.0B,<br>V1.0C | Reference<br>Documents | HI7750<br>(HS07     | 0 User's Manual<br>75ITCE1SE)<br>'02-180 Rev.1.0                                                      | Foreve | tive Date |

| When using | the FPU o | n the HI7750. | please note | the contents or | n the following | document. |
|------------|-----------|---------------|-------------|-----------------|-----------------|-----------|
|            |           |               |             |                 |                 |           |

[Attached document]

<sup>&</sup>quot; Notes on using the FPU on the HI7750" (HI7750-NOTE-FPU-021105(E))"

## Notes on Using the FPU on the HI7750

Read this document carefully before using the FPU, and take note of the points on usage described herein.

System Software Development Dept. Semiconductor & Integrated Circuits Hitachi, Ltd.

#### 1. Task, Extended SVC Handler, and I/O Handler

#### 1.1 Attributes TA COP1, TA COP2

The SH-4 has two FPU register banks, 0 and 1. Attributes TA\_COP1 and TA\_COP2 select use of FPU bank 0 and FPU bank 1, respectively.

Specify attributes TA\_COP1 and TA\_COP2 as described in Table 1. The FPU register bank at initiation is 0 (FPSCR.FR = 0).

Table 1 Specifying Attributes TA\_COP1, TA\_COP2

| Case                                              | Attribute       | Remarks                                                                                                                                                          |
|---------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Matrix calculation (both FPU register banks used) | TA_COP1 TA_COP2 |                                                                                                                                                                  |
| Floating-point calculation                        | TA_COP1         | The normal floating-point calculation uses a single FPU register bank.                                                                                           |
|                                                   |                 | Specification of TA_COP2 is not recommended because FPSCR.FR = 1 must be set at the top of the entry function of the task and task exception processing routine. |
| No floating-point calculation                     | TA_COP1         | TA_COP1 needs not be set only when FPU = single or FPU = double is specified by the compiler option.                                                             |

#### 1.2 Compiler Options

The FPSCR at initiation is shown in 3.1, States on the Initiation of Tasks and Handlers.

When a floating-point calculation is executed, the FPU will not operate normally with these initial values and some compiler options. When any of the options in Table 2 is selected, the corresponding bit of FPSCR must be set to the value shown. This setting is made at the top of the entry function of the task and of the extended SVC handler and of the I/O handler.

Table 2 Value to be Set in FPSCR

| Bits in FPSCR             | Compi                                 | Compiler Option   |                |  |
|---------------------------|---------------------------------------|-------------------|----------------|--|
| Precision mode (FPSCR.PR) | FPU option                            | Double            | 1              |  |
|                           |                                       | Other than double | (Not required) |  |
| Denormalization mode      | Denormalize option                    | OFF               | (Not required) |  |
| (FPSCR.DN)                |                                       | ON                | 0              |  |
| Rounding mode (FPSCR.RM)  | Rounding mode (FPSCR.RM) Round option |                   | (Not required) |  |
|                           |                                       | Nearest           | B'00           |  |

The following shows an example for setting FPSCR in the conditions below:

[Compiler Options]

- FPU =Double
- Denormalize = ON
- Round = Nearest

# 2. Interrupt Handler, Exception Processing Routine, TRAP Routine, Cyclic Handler, Alarm Handler, System Initialization Handler, and I/O Initialization Handler

#### 2.1 Execution of Floating-Point Calculation

When a floating-point calculation is executed by these handlers, make the required initial settings for the FPSCR at the start of these handlers, with reference to section 4.3.2 of the HI7750 User's Manual (HS0775ITCE1SE). When leaving the handler, the FPSCR must be restored.

Table 3 shows values to be set in the bits of FPSCR.

Table 3 Value to be Set in FPSCR

| Bits in FPSCR Compi |                                              | Value to be Set                                                                                                               |
|---------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| FPU option          | Double                                       | 1                                                                                                                             |
|                     | Other than double                            | 0                                                                                                                             |
| Denormalize option  | OFF                                          | 1                                                                                                                             |
|                     | ON                                           | 0                                                                                                                             |
| Round option        | Zero                                         | B'01                                                                                                                          |
|                     | Nearest                                      | B'00                                                                                                                          |
| )                   |                                              | 0                                                                                                                             |
|                     |                                              | 0                                                                                                                             |
|                     |                                              | 0                                                                                                                             |
|                     | FPU option  Denormalize option  Round option | Other than double           Denormalize option         OFF           ON           Round option         Zero           Nearest |

#### 2.2 No Execution of Floating-Point Calculation

When the compiler options satisfy the FPU conditions in table 4, the FPSCR register must be saved and restored even if the floating-point calculation is not executed.

**Table 4 Conditions of Compiler Options** 

| Compiler Option | Specification |
|-----------------|---------------|
| FPU             | Not specified |
| FPSCR           | Aggressive    |

```
#include <machine.h> /* Included to use built-in function set_fpscr(). */
void InterruptHandler(void)
{
    UW old_fpscr;
    old_fpscr = get_fpscr(); /* Saves FPSCR. */
    /* Processing of the handler */
    set_fpscr(old_fpscr); /* Restores FPSCR. */
}
```

#### 3. Information for Reference

#### 3.1 States on the Initiation of Tasks and Handlers

Table 5 shows the FPSCR states on the initiation of tasks and handlers

Table 5 States on the Initiation of Tasks and Handlers

| State at Initiation             | Task, Extended<br>SVC Handler, and<br>I/O Handler                   | Interrupt Handler, Cyclic<br>Handler, Alarm Handler<br>System Initialization<br>Handler, and I/O Initialization<br>Handler | Exception<br>Processing<br>Routine and TRAP<br>Routine |
|---------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Value of FPSCR                  | H'00040001<br>(undefined if<br>TA_COP1 nor<br>TA_COP2 is specified) | Undefined                                                                                                                  | Same as before the exception occurred                  |
| Precision mode (FPSCR.PR)       | Single precision (0)                                                | _                                                                                                                          |                                                        |
| Denormalization mode (FPSCR.DN) | Handled as 0 (1)                                                    |                                                                                                                            |                                                        |
| Rounding mode (FPSCR.RM)        | Rounded to 0 (B'01)                                                 |                                                                                                                            |                                                        |
| Transfer size mode (FPSCR.SZ)   | 32 bits (0)                                                         | •                                                                                                                          |                                                        |
| FPU regsiter bank(FPSCR.FR)     | Bank 0 (0)                                                          | _                                                                                                                          |                                                        |
| Other bits of FPSCR             | 0                                                                   | -                                                                                                                          |                                                        |

#### 3.2 FPSCR Structure of SH-4

| 31     | 22  | 21 | 20 | 19 | 18 | 17 | 12  | 11  | 7    | 6 | 2   | 1  | 0 |
|--------|-----|----|----|----|----|----|-----|-----|------|---|-----|----|---|
| Reserv | /ed | FR | SZ | PR | DN | Ca | use | Ena | able | F | lag | RI | M |

| bit   |        |                            | Meaning                  |                                                                            |  |  |  |
|-------|--------|----------------------------|--------------------------|----------------------------------------------------------------------------|--|--|--|
| 21    | FR     | FPU register bank          | 0                        | Bank 0                                                                     |  |  |  |
|       |        |                            | 1                        | Bank 1                                                                     |  |  |  |
| 20    | SZ     | Transfer size mode         | 0                        | The data size of the FMOV instruction is 32 bits.                          |  |  |  |
|       |        |                            |                          | The data size of the FMOV instruction is a 32-bit register pair (64 bits). |  |  |  |
| 19    | PR     | Precision mode 0           |                          | Single precision                                                           |  |  |  |
|       |        |                            | 1                        | Double precision                                                           |  |  |  |
| 18    | DN     | Denormalization mode       | 0                        | A denormalized number is treated as such.                                  |  |  |  |
|       |        |                            | 1                        | A denormalized number is treated as zero.                                  |  |  |  |
| 17-12 | Cause  | FPU exception cause field  |                          |                                                                            |  |  |  |
| 11-7  | Enable | FPU exception enable field | ł                        |                                                                            |  |  |  |
| 6-2   | Flag   | FPU exception flag field   | FPU exception flag field |                                                                            |  |  |  |
| 1,0   | RM     | Rounding mode              | B'00                     | Round to Nearest                                                           |  |  |  |
|       |        |                            | B'01                     | Round to Zero                                                              |  |  |  |

#### 3.3

#### Handling by the Compiler

This section explains handling of the FPU by V5.1, V6, and V7.1 of the compiler. The compiler never generates any object code to change the FPSCR when "Single" or "Double" has been specified as the FPU option.

#### (1) FPSCR.PR (Precision mode)

Table 6 Handling of the FPSCR.PR Bit by the Compiler

| Compiler Option        |                          | Precision Mode Assumed                          | <b>Precision Mode</b>           | Remarks                            |
|------------------------|--------------------------|-------------------------------------------------|---------------------------------|------------------------------------|
| FPU                    | FPSCR                    | by the Compiler on Entry to Functions (FPSCR.PR | at the End of the<br>Function*2 |                                    |
| option                 | option *3                | Bit)*1                                          |                                 |                                    |
| Single                 | (Specification disabled) | Single precision (0)                            | Single precision (0)            | The compiler does not generate any |
| Double                 | (Specification disabled) | Double precision (1)                            | Double precision (1)            | object code to change the PR bit.  |
| No                     | Safe                     | Single precision (0)                            | Single precision (0)            |                                    |
| specification<br>(Mix) | Aggressive               | Single precision (0)                            | Undefined                       |                                    |

Note: \*1 The compiler assumes this precision mode in generating code at the top of the function.

- \*2 The compiler generates code to select this precision mode at the end of the function.
- \*3 Compiler V5.1 does not support this FPSCR option; treatment is the same as 'aggressive'.

#### (2) FPSCR.DN (Denormalization mode)

Table 7 Handling of the FPSCR.DN Bit by the Compiler

| Compiler Option    | Denormalization Mode Assumed by the           | Remarks                                        |  |
|--------------------|-----------------------------------------------|------------------------------------------------|--|
| Denormalize Option | Compiler (FPSCR.DN Bit)*                      |                                                |  |
| OFF                | A denormalized number is treated as zero. (1) | The compiler does not                          |  |
| ON                 | A denormalized number is treated as such. (0) | generate any object code to change the DN bit. |  |

Note: \*1 The compiler assumes this denormalization mode in generating code at the top of the function.

#### (3) FPSCR.RM (Rounding mode)

Table 8 Handling of the FPSCR.RM Bits by the Compiler

| Compiler Option | Rounding Mode Assumed by the | Remarks                            |  |
|-----------------|------------------------------|------------------------------------|--|
| Round Option    | Compiler (FPSCR.RM Bit)*     |                                    |  |
| Zero            | Round to Zero (B'01)         | The compiler does not generate any |  |
| Nearest         | Round to Nearest (B'00)      | object code to change the RM bits. |  |

Note: \*1 The compiler assumes this rounding mode in generating code at the top of the function.

#### (4) FPSCR.SZ (transfer size mode)

The compiler always assumes SZ = 0 (the data size of the FMOV instruction is 32 bits.) and does not generate any object code to change the SZ bit.

#### (5) FPSCR.FR (FPU register bank)

The compiler does not generate any object code to change the FR bit.

However, in the built-in functions st\_ext() and ld\_ext(), the FR bit is temporarily changed within these function. The value of the FR bit on return from these function is the same as the value when the function was called.