date: 2003/01/15

## HITACHI SEMICONDUCTOR TECHNICAL UPDATE

| Classification of Production | Microprocessor                                                       |         |           | No                                                                                                                                                     | TN-SH7-455A/E                                              | Rev                     | 1 |
|------------------------------|----------------------------------------------------------------------|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------|---|
| THEME                        | Notice concerning consumption current Classification of Information  |         |           | <ol> <li>Spec change</li> <li>Supplement of Documents</li> <li>Limitation of Use</li> <li>Change of Mask</li> <li>Change of Production Line</li> </ol> |                                                            |                         |   |
| PRODUCT<br>NAME              | SH7750 SH7750S<br>SH7750R SH7751<br>SH7751R<br>SH-4 core use product | Lot No. | Reference |                                                                                                                                                        | 7750 series hardware manual<br>7751 series hardware manual | Effective Date  Eternal |   |

## 1. Summary

After power-on reset, until it executes more than one instruction among the following arithmetic operation or floating point arithmetic instructions, the specification of the consumption current at sleep mode and standby mode might be unwarrantable.

- (1) Arithmetic operation instruction
  - MAC.W, MAC.L
- (2) Floating point operation instruction
  - (I) At the time of FPSCR.PR = 0:

FADD, FSUB, FMUL, FMAC, FLOAT, FTRC, FDIV, FSQRT, FIPR, FTRV

(II) At the time of FPSCR.PR = 1:

FADD, FSUB, FMUL, FLOAT, FTRC, FDIV, FSQRT, FCNVSD, FCNVDS

## 2. Workaround

Between the power-on reset and the transfer to the sleep mode or the standby mode, one or more of the above-mentioned instructions are executed.

(Example) When you reduce the influence on FPSCR etc., the following two instructions are arranged from H 'A0000000.

Address Example of instruction

H'A0000000 FLDI1 FR0

H'A0000002 FADD FR0,FR0 ; Because 1 is loaded into FR0 by FLDI1 FR0,

: ; 1 is not set in the cause/flag bit of FPSCR.