Date: Jan.05.2004

## RENESAS TECHNICAL UPDATE

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechnology Corp.

| Product<br>Category   | MPU&MCU                                                 |         | Document<br>No.         | TN-SH7-505A/EA                       | Rev. | 1.0 |
|-----------------------|---------------------------------------------------------|---------|-------------------------|--------------------------------------|------|-----|
| Title                 | Notice of Scan mode and<br>Multi mode of A/D conversion |         | Information<br>Category | Usage Limitation                     |      |     |
| Applicable<br>Product | SH7760                                                  | Lot No. | Reference               | SH7760 hardware manual (ADE-602-291) |      |     |
|                       |                                                         | All     | Document                |                                      |      |     |

The A/D Converter (ADC) of SH7760 has following notice.

## 1. Condition

There is the case of stopping or NOT starting of A/D conversion in SCAN mode or MULTI mode, because ADC can not detect the changing of ADST when the period of ADST changing is shorter than the sampling period of the clock cycle selected with CKSL1,0.

For example, the A/D convertion may not be started depending on the setting timing of ADST, even though ADST is set to 1(ADST=1) to start the A/D conversion again after the A/D start bit (ADCSR.ADST = 0) was cleared to stop conversion during the A/D operation.

## 2. Workaround

It is possible to evade by the method of following (1) or (2).

(1)When ADC is used in SCAN mode, or ADC is stopped AD conversion by ADST=0 during AD operation (ADCSR.ADF=0) in MULTI mode, please set ADST to 1 after an interval of AD convertion time shown table 1 from the time of setting ADST=0.

Table 1 AD Conversion Time

|               | Pck / 4 | Pck / 8 | Pck / 16 | Pck / 32 |
|---------------|---------|---------|----------|----------|
| AD Conversion | 134     | 266     | 530      | 1058     |
| Time          | 134     | 200     | 330      | 1038     |

Unit[ cycle ]

(2)Please leave it longer than the 1 cycle of the selected clock with CKSL1,0(Table 2) of the A/D Control/Status Register(ADCSR) according to Pck in Table 3 and the setting of the clock dividing frequency.



Table 2 ADST transitoin period

|                                    | ADCSR.CKSL1, 0 |         |          |          |
|------------------------------------|----------------|---------|----------|----------|
|                                    | 2'b00          | 2'b01   | 2'b10    | 2'b11    |
| ADST<br>transitoin period<br>[sec] | 4 / Pck        | 8 / Pck | 16 / Pck | 32 / Pck |

Table 3 Setting between Pck and Clock Division Ratio

| Clock Division Ratio | Pck              |
|----------------------|------------------|
| Pck / 4              | Less than 18MHz. |
| Pck / 8              | Less than 34MHz  |
| Pck / 16             | Less than 34MHz  |
| Pck / 32             | Less than 34MHz  |