# CodeScape

## Pipeline Simulator User Guide

for Hitachi SH4 microprocessors

## **Legal Notice**

#### **IMPORTANT**

The information contained in this publication is subject to change without notice. This publication is supplied "as is" without warranty of any kind, either express or implied, including but not limited to the implied warranties or conditions of merchantability or fitness for a particular purpose. In no event shall Cross Products be liable for errors contained herein or for incidental or consequential damages, including lost profits, in connection with the performance or use of this material whether based on warranty, contract, or other legal theory.

This publication contains proprietary information which is protected by copyright. No part of this publication may be reproduced in any form, or stored in a database or retrieval system, or transmitted or distributed in any form by any means, electronic, mechanical photocopying, recording, or otherwise, without the prior permission of Cross Products Limited.

#### **Revision History**

Release Version 3.0 January 2000

Release Candidate 1, 7 October 1996; beta 2, 26 August 1996; beta 1, 26 July 1996 - 97, 2.0.0; March1998, Version 2.0.5a, May 1998; Version 2.1.0. alpha build 86, July 1998; Version 2.1.2. beta build 94, October 1998.

Release Version 2.2.0: March 1999; July 1999; October 1999

© 1996 - 2000 Cross Products Limited. All rights reserved.

Microsoft, MS-DOS, and Windows are registered trademarks, and Windows NT and JScript are trademarks of Microsoft Corporation in the United States and other countries. CodeScape and SNASM are registered trademarks of Cross Products Limited in the United Kingdom and other countries. Brief is a registered trademark of Borland International. CodeWright is a registered trademark of Premia Corporation. Multi-Edit is a trademark of American Cybernetics, Inc. All other trademarks or registered trademarks are the property of their respective owners.

Cross Products Ltd

23 The Calls, Leeds, West Yorkshire, LS2 7EH telephone: +44 113 242 9814

facsimile: +44 113 242 6163 www.crossproducts.co.uk

email sales: enquiry@crossproducts.co.uk email support: support@crossproducts.co.uk

## **Contents**

| About This Guide                                   | 1  |
|----------------------------------------------------|----|
| Simulating Processor Pipelines                     | 3  |
| SH4 pipelines and their stages                     |    |
| Initial stages of pipeline execution               |    |
| Decode rate                                        |    |
| Resource dependency                                | 8  |
| Locked stage                                       |    |
| Running the Simulator and Interpreting the Results | 11 |
| Information Displayed                              |    |
| Using the Simulator                                |    |
| Function optimization example                      |    |
| Simulator output                                   |    |
| SH4 memory model                                   |    |
| Appendix A: Status Bar Messages                    | 25 |
| Appendix B: Simulator's Shortcut Menu              | 27 |
| Appendix C: CodeScape's Debug Menu                 | 29 |

## About This Guide

This guide is divided into three sections:

**Simulating processor pipelines** explains the purpose of the Simulator, the processors it supports, the processor pipelines, and common causes of pipeline stalls.

Running the Simulator and interpreting the results tells you how to run the Simulator and explains what the target and your computer do during simulation. It describes the Simulator's display and a typical simulation including an example routine. The example shows how a function can optimized and most pipeline stalls can be avoided by re-ordering the sequence of assembly instructions.

**Appendixes** that: list the Simulator's Status Bar messages, explain how to use the Simulator's shortcut menu, and describe CodeScape's key debugging options.

NOTE: The example Simulator files and the original C++ code referred to in this guide are included on the release CD in the Tutorials\SH4Simulator directory.

# Simulating Processor Pipelines

This CodeScape pipeline Simulator is for optimizing code that runs on Hitachi SH4 microprocessors. The Simulator helps you optimize timing critical sections of code by highlighting pipeline operations that stall the flow of instruction execution.

SH4's are superscalar pipelining microprocessors that can execute two instructions in parallel. The execution cycles depend on the processor version, for more information refer to your  $Hitachi\ Super H^{TM}\ (SH)\ 32-Bit\ RISC\ MCU/MPU\ Series\ Hardware\ Manual.$ 

This guide assumes that you fully understand SH4 internal architecture. Refer to your *Hitachi SuperH™* (*SH*) 32-Bit RISC MCU/MPU Series Hardware Manual for more information.

This section describes SH4 pipeline operation including the pipeline stages and how they execute. It also describes the three common causes of pipeline stalls.

## SH4 pipelines and their stages

SH4's have seven pipelines: General, General Load/Store, Special, Special Load/Store, Floating Point, Floating Point Extended, and FDIV/FSQTR. Each pipeline stage has a specific task that can run in parallel with other stages of the same pipeline and with some stages of other pipelines. Overlapping instructions by running pipeline stages in parallel increases processor throughput. The stages of each pipeline follow.

NOTE: Processing many instructions in parallel can cause complex pipeline behaviour.

## General Pipeline

| I     | D                                                                                                            | EX        | NA                     | S          |
|-------|--------------------------------------------------------------------------------------------------------------|-----------|------------------------|------------|
| Fetch | Instruction decode<br>Issue<br>Register read<br>Destination address<br>calculation for PC<br>relative branch | Operation | Non-memory data access | Write-back |

## General Load/Store Pipeline

| I     | D                                            | EX                  | MA                 | S          |
|-------|----------------------------------------------|---------------------|--------------------|------------|
| Fetch | Instruction decode<br>Issue<br>Register read | Address calculation | Memory data access | Write-back |

## Special Pipeline

| I     | D                                            | SX        | NA                     | S          |
|-------|----------------------------------------------|-----------|------------------------|------------|
| Fetch | Instruction decode<br>Issue<br>Register read | Operation | Non-memory data access | Write-back |

## Special Load/Store Pipeline

| I     | D                                            | SX                  | MA                 | S          |
|-------|----------------------------------------------|---------------------|--------------------|------------|
| Fetch | Instruction decode<br>Issue<br>Register read | Address calculation | Memory data access | Write-back |

## Floating Point Pipeline

| I     | D                                            | F1            | F2            | FS                          |
|-------|----------------------------------------------|---------------|---------------|-----------------------------|
| Fetch | Instruction decode<br>Issue<br>Register read | Computation 1 | Computation 2 | Computation 3<br>Write-back |

## Floating Point Extended Pipeline

| I     | D                                            | F0            | F1            | F2            | FS                        |
|-------|----------------------------------------------|---------------|---------------|---------------|---------------------------|
| Fetch | Instruction decode<br>Issue<br>Register read | Computation 0 | Computation 1 | Computation 2 | Operation 3<br>Write-back |

## FDIV/FSQTR Pipeline



Computation takes several clock cycles

NOTE:

Although the FDIV/FSQTR Pipeline is described as a separate pipeline it is only used as a sub-pipeline of the Floating Point Pipeline.

## **Example pipeline operations**

Assume that the op-codes (see Figure 1) are processed in the General Pipeline and that each operation takes one clock cycle. On the first clock cycle the instruction at address 0x0000 is fetched from memory and on the fifth clock cycle five instructions are processed concurrently.

The instruction at address:

- 0x0000 writes the result back to register.
- 0x0002 performs 'non-memory operations address'.
- 0x0004 performs the addition operation.
- 0x0006 is decoded and issued, and R3 is read.
- 0x0008 is fetched.

Figure 1: Instruction execution during five clock cycles

|         |             | Time | e |    |    |    |    |    |    |  |  |
|---------|-------------|------|---|----|----|----|----|----|----|--|--|
| Address | Instruction | 1    | 2 | 3  | 4  | 5  | 6  | 7  | 8  |  |  |
| 0x0000  | ADD #1, r0  | I    | D | Ex | Na | S  |    |    |    |  |  |
| 0x0002  | ADD #1, r1  |      | I | D  | Ex | Na | S  |    |    |  |  |
| 0x0004  | ADD #1, r2  |      |   | I  | D  | Ex | Na | S  |    |  |  |
| 0x0006  | ADD #1, r3  |      |   |    | I  | D  | Ex | Na | S  |  |  |
| 0x0008  | ADD #1, r4  |      |   |    |    | I  | D  | Ex | Na |  |  |
| 0x000a  | ADD #1, r5  |      |   |    |    |    | I  | D  | Ex |  |  |
| 0x000c  | ADD #1, r6  |      |   |    |    |    |    | I  | D  |  |  |

## Initial stages of pipeline execution

The two initial stages of pipeline execution "Fetch and Decode" are common to all instructions. In a single clock cycle, the SH4 fetches two instructions, and can decode up to two previously fetched instructions. In some conditions it cannot fetch two instructions, these include branch destinations not set on 32-bit boundaries.

## Decode rate

The decode rate is the number of instructions that are decoded and successfully issued. It is limited by the type of instructions in the pipeline and any resource requirements. An instruction type is dependent on the pipeline used. See "SH4 pipelines and their stages" on page 4.

A dual issue occurs when two instructions decode and issue simultaneously. Some instructions cannot dual issue and cause pipeline stalls. An instruction cannot dual issue if:

- It has a decode rate that does not allow dual issues.
- It has a resource dependency problem.
- Another instruction locks a required stage in the pipeline.

SH4 instructions are grouped in six groups: MT, EX, BR, LS, FE, and CO. *Table 1* shows the instructions that can dual issue.

Table 1: SH4 instructions and dual issue restrictions

|                   | Second instruction |          |          |          |          |          |    |  |  |  |  |
|-------------------|--------------------|----------|----------|----------|----------|----------|----|--|--|--|--|
|                   |                    | MT       | EX       | BR       | LS       | FE       | CO |  |  |  |  |
|                   | MT                 | ✓        | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | X  |  |  |  |  |
| tion              | EX                 | ✓        | X        | ✓        | ✓        | ✓        | X  |  |  |  |  |
| ıstruc            | BR                 | ✓        | <b>✓</b> | Х        | ✓        | ✓        | Х  |  |  |  |  |
| First instruction | LS                 | <b>√</b> | <b>✓</b> | <b>√</b> | X        | <b>✓</b> | X  |  |  |  |  |
|                   | FE                 | ✓        | ✓        | ✓        | ✓        | X        | X  |  |  |  |  |
|                   | co                 | X        | X        | X        | X        | X        | X  |  |  |  |  |

NOTE: A ✓ indicates that the instruction pair can dual issue providing there are no resource dependencies.

## Example decode rate stall

The following code section shows a series of LS and EX instructions with the issue tests highlighted. Time Slot 4 shows a pipeline stall because two LS instructions were fetched in Time Slot 3 but only one may be dispatched.

Time Address Instruction Type 1 2 3 4 5 6 7 8 S I MOV @r3, r8 LS 0x0000D  $\mathbf{E}\mathbf{x}$ Ma S 0x0002 ADD #1, r1 EX I D  $\mathbf{E}\mathbf{x}$ Na 0x0004MOV @r4, r9 LS D  $\mathbf{E}\mathbf{x}$ Ma S 0x0006 ADD #1, r3 EX I D Ex Na S I 0x0008MOV @r3, r10 LS Ex Ma S 0x000a MOV @r4, r11 LS Ι i D Ex Ma S EX I D Ex S 0x000cADD #1, r5 Na I D 0x000e MOV @r0, r12 LS  $\mathbf{E}\mathbf{x}$ Ma S 0x0010 ADD #1, r6 D Ex S EX Na

Figure 2: Decode rate stall

NOTE: Time Slots represent the number of clock cycles that have occurred at that point. For example, at Time Slot 4, four clock cycles have occurred. For more information on Time Slots see "Information Displayed" on page 12.

## Resource dependency

Resource dependency is a common cause of pipeline stalls. Resource dependency stalls occur when:

- An instruction needs a resource to complete an operation and cannot release the resource until the operation is complete.
- The resource is also required by another instruction that must wait for the resource to be released before it can execute.

## Example resource dependency stall

EX and LS instructions normally dual issue but do not in this example due to a resource dependency stall. The stall occurs because R1 contains the result of the ADD but the value is not available for the MOV to issue until Time Slot 3.

|         |                | Time | Time            |    |    |    |    |   |   |   |  |
|---------|----------------|------|-----------------|----|----|----|----|---|---|---|--|
| Address | Instruction    |      | 1               | 2  | 3  | 4  | 5  | 6 | 7 | 8 |  |
| 0x0000  | ADD r3, r1     | LS   | I               | D  | Ex | Na | S  |   |   |   |  |
| 0x0002  | MOV.L r1+,@ r0 | EX   | I               | i  | D  | Ex | Ma | S |   |   |  |
|         |                |      |                 | -> |    |    |    |   |   |   |  |
|         |                |      | 1 latency stall |    |    |    |    |   |   |   |  |

Figure 3: Resource dependency stall

The example in *Figure 3* only shows a short stall, resource dependencies can also cause very long stalls. *Figure 4* shows that the instruction FADD DRm, DRn could stall the next instruction's decode by up to 9 Time Slots.

## Examine the instruction latency

When trying to resolve a resource dependency stall, examine the instruction latency to discover when an operation completes generating the required data. The latency is the number of Time Slots after an instruction is issued before the data is available.

Refer to your  $Hitachi\ Super H^{\mathbb{M}}$  (SH) 32-Bit RISC MCU/MPU Series Hardware Manual for more information. Figure 4 is from the manual and includes the definition for ADD. (ADD has a latency of 1.)

Figure 4: Instruction latency of ADD

|                |       |       |          |         | Lock  |       |       |
|----------------|-------|-------|----------|---------|-------|-------|-------|
| Instruction    | Group | Issue | Latency  | Pattern | Stage | Start | Cycle |
| ADD Rm, Rn     | EX    | 1     | 1        | #1      | -     | -     | -     |
|                |       |       |          |         |       |       |       |
| MOV.L @Rm, Rn  | LS    | 1     | 2        | #2      | -     | -     | -     |
| MOV.L @Rm+, Rn | LS    | 1     | 1/2      | #2      | -     | -     | -     |
|                |       |       |          |         |       |       |       |
| MOV Rm, Rn     | MT    | 1     | 0        | #1      | -     | -     | -     |
|                |       |       |          |         |       |       |       |
| FADD DRm, DRn  | FE    | 1     | (7/8) /9 | #39     | F1    | 2     | 6     |
|                |       |       |          |         |       |       |       |
| BT             | BR    | 1     | 2 or 1   | #1      | -     | -     | -     |

These instructions show special cases:

- MOV.L @Rm+, Rn has two latency values, one for each of the two registers it changes (Rm + 4 takes 1, the loaded value takes 2).
- MOV Rm, Rn has a latency of 0, this implies that its result is available immediately.
- FADD DRm, DRn has two values in brackets. The values define the delay on the two halves of the 64-bit value.
- Conditional branches have two possible values. The value used is dependent on whether the branch is taken or not.

## Locked stage

Some instructions require extensive use of certain stages of the pipeline. This can cause instructions later in the pipeline to stall.

## Example locked stage stall

The CLRMAC instruction locks the F1 stage of the floating-point pipelines for two cycles. Stalls of this type are unusual but removing them substantially increases performance.

Figure 5: Locked stage stall

|             |       |       |         |         | Lock  |       |       |  |
|-------------|-------|-------|---------|---------|-------|-------|-------|--|
| Instruction | Group | Issue | Latency | Pattern | Stage | Start | Cycle |  |
| CLRMAC      | СО    | 1     | 3       | #28     | F1    | 3     | 2     |  |
|             |       |       |         |         |       |       |       |  |

# Running the Simulator and Interpreting the Results

When you run the Simulator, CodeScape first reads the target processor's cache to your computer where it is maintained until you close the Simulator. The Simulator uses the target's memory and registers as the source and destination of each assembly instruction and switches CodeScape from debugging mode to simulation mode. Switching to simulation mode halts the target and processor, and all execution operations such as run, stop, and trace are simulated on your computer.

## To run the Simulator:

- Click Tools, Simulate Processor.
  - -OR-
- Configure a breakpoint's Trigger Actions. In the Configure Breakpoint(s) dialog select Cause processor simulation to start to tell the Simulator to run when the breakpoint has triggered.

See "Configure a breakpoint" on page 31.

On close, the Simulator executes any remaining instructions in the simulated pipeline then returns CodeScape to normal debugging on the target. However, the cache is not restored.

NOTE: Use the Simulator's shortcut menu commands to configure the Simulator and access the debugging functions.

## Information Displayed

When you simulate a function, the simulated pipeline's operation is described in the Simulator output regions. The Simulator output shows the flow of instruction execution in Slots down the screen over Time. Each Time Slot describes pipeline operations that are completed concurrently.

The display has two cursor bars. The vertical bar highlights the instructions executing in active Time Slot. The horizontal bar is a marker that highlights the assembly instruction that is considered to be executing. The information on the Status Bar relates to the active Time Slot:

Diagnosis describes the stall type encountered and what caused it.

Cache describes memory operations that affect the cache when reading and writing data.

**System clock** shows the total time taken for processor operations up to the current cursor position.

The information generated by the Simulator can be printed, or saved in a file with the sim extension. For information on reading the printed or saved information see "Understanding the printed or saved results" on page 16. For information on how to print and save files see "Appendix B: Simulator's Shortcut Menu" on page 27.

## SH4 pipeline operation display

The Simulator evaluates each instruction's functionality at the appropriate stage of the pipeline. For example, the instruction mov.L@r0,r3 tells the processor to read 32 bits from the address stored in R0, then put the results in R3.

NOTE: Debugging in another region when viewing Simulator can be confusing. This is because the Simulator only reports complete Time Slot operations and does not show information about an instruction until the whole Time Slot is complete.

Different colors describe the state of the processor, and mnemonics describe specific operations at each stage of the pipeline. An operation shown in:

Black means the processor was OK.

Red indicates the processor stalled.

Blue indicates the processor missed the cache.

Pink indicates the processor stalled and missed the cache.

Table 2: Instruction execution and pipeline operations

| The instruction mnemonic: | Indicates this operation:                                                      |
|---------------------------|--------------------------------------------------------------------------------|
| IF                        | Instruction fetch.                                                             |
| if                        | Dummy instruction fetch where external memory is not accessed.                 |
| ID                        | Instruction decoded/issued/register read.                                      |
| D                         | Decode stage locked.                                                           |
| d                         | Decode stage. (Register read only.)                                            |
| EX                        | Instruction execution.                                                         |
| SX                        | Execution phase, the SX stage used.                                            |
| SX*                       | SX stage locked not used.                                                      |
| NA                        | Memory not accessed/no operation address.                                      |
| MA                        | Memory accessed/operation address.                                             |
| WB                        | Register write back (data stored to registers after operation).                |
| F0                        | Floating point 0 stage accessed. (Special Stage inner product/transforms.)     |
| F1                        | Floating point 1 stage accessed.                                               |
| F1*                       | Floating point 1 stage locked and not accessed.                                |
| f1                        | Floating point 1 stage partial usage (can overlap with other f1's but not F1). |
| F2                        | Floating point 2 stage accessed.                                               |
| F3                        | Floating point 3 stage accessed. (Special Stage divide/square root).           |
| FS                        | Floating point store/writeback.                                                |
| >FPSCR<                   | Floating point status register updated.                                        |

NOTE: In the sim file all of the instructions are represented by the mnemonics listed above except, >FPSCR< which is represented by FC.

## **Example Simulator display**

The screen shot shows 148 clock cycles occurred before the Register Usage Stall in the active Time Slot where:

- Five instructions are processed concurrently.
- It takes 55 clock cycles to complete the Time Slot (see header of active column). A Time Slot's completion time is determined by the parallel operation that takes the most time to complete. In the example it is the memory access.
- R15 causes a stall in the decode phase.
- A data read missed the cache so a new cache line had to be fetched from memory. The new cache line fetch was delayed by a copy back already in progress.

Simulator SH4(7091)-MASTER : T1:P1 55 28 Address 00010624 C708 002 mova #\_stack\_ref,r0 00010626 6F02 mov.1 @r0,r15 00010628 C706 001 nova #\_nain\_ref,r0 00010624 6002 029 mov. 1 Gro.ro 00010620 400B isr Aro NA/SX 030 WB/SX 0C01062E 0009 nop 0C010114 4F22 sts.1 pr,0-r15 UB/MA 0C010116 903D 056 mov.w #\$f7b4,r0 028 add r0,r15 0C01011A mov r15,r4 EΧ 0C01011C 743C 001 add #\$3c,r4 ID EX NA OC01011E BECS 029 bsr cbaseclassl ID 00010120 nnna nop 00010082 7FFC 001 add #-\$04,r15 0C0100B4 2F42 mov.1 r4,@r15 0C0100B6 001 E200 mov #\$00,r2 0C0100B8 D304 056 mov.1 #1,r3 0C0100BA 2322 028 mov.1 r2.@r3 OC0100BC mov.1 @r15,r0 0C0100BE 7F04 001 add #\$04,r15 Cache:: Copy-Back in Progress, Data Read Miss, Line Fetched System Clock: Diagnosis:: Register Usage Stall

Figure 6: Register Usage Stall

## Using the Simulator

Most pipeline stalls can be avoided by re-ordering the sequence of assembly instructions. The Simulator highlights pipeline stalls helping you to decide where instructions can be re-ordered. It is recommended that you only run the Simulator on small sections of code.

A typical method for using the Simulator is:

1. Start CodeScape.

On the Windows desktop, click the Start button, choose Programs and select CodeScape.

2. Load a Program file.

Click File, Load Program file and select the file you want to simulate.

3. Create a Source region.

Click Window, New Window then right-click in the region and select Source.

4. Add a breakpoint at the point you want to start the simulation.

Place the cursor where you want to start the simulation then click on the Breakpoint toolbar to add a start breakpoint.

5. Add a breakpoint at the point you want to end the simulation.

Place the cursor where you want to end the simulation then click on the Breakpoint toolbar to add an end breakpoint.

6. Run your program to the start breakpoint.

Right-click in the Source region, select Execution... and click Run. Run until the start breakpoint occurs.

7. Start the Simulator.

Click Tools, Simulate Processor.

8. Run to the end breakpoint.

Right-click in the Simulator, select Execution... and click Run. Run until the end breakpoint occurs.

9. Analyze Results. You can print the pipeline results or save them to a file.

Right-click in the Simulator and click Print... or Save to file...

10. Close the Simulator.

On the Simulator's title bar click **■**.

- 11. Based on the simulation results, edit or re-order your source code to optimize your program and improve pipeline operation.
- 12. Simulate the optimized code.

## Understanding the printed or saved results

When you print or save a simulation any stalls are represented by different letters. Where a stall occurs the appropriate letter is shown at the bottom of the Time Slot that generated it. Control instruction stalls are only avoided by using an alternative instruction in place of a control instruction. Resource conflict stalls and same group stalls are avoided by re-ordering the Time Slot instructions.

| Table 3: How stalls appear in the Simulator's printed or saved output | Table 3: How | stalls appear in | the Simulator's | printed or saved outpu |
|-----------------------------------------------------------------------|--------------|------------------|-----------------|------------------------|
|-----------------------------------------------------------------------|--------------|------------------|-----------------|------------------------|

| Letter: | Shows:                                                                                                                                            |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| w>      | A write back to the register when a memory access is incomplete.                                                                                  |
| i>      | An instruction generated stall.                                                                                                                   |
| R>      | Resource conflict. For example, one instruction trying to write to a register when another instruction is trying to read the same register.       |
| s>      | The SX stage of the instruction is locked.                                                                                                        |
| f>      | A floating point pipeline stall caused by multiple use of F0, F1, or F3 stages.                                                                   |
| c>      | One or more control group instructions being dual issued.                                                                                         |
| g>      | Instructions of the same type occurring together and causing a dispatch failure. For example, EX $\pm$ EX, LS $\pm$ LS, BR $\pm$ BR, FE $\pm$ FE. |
| ?>      | An unknown stall type. (Error in the Simulator.)                                                                                                  |

## Function optimization example

## C/C++ function

The C/C++ function calculates the cross product of two vectors then returns the magnitude.

```
struct Vector {
float x, y, z;
};

float CrossProduct(Vector *v1, Vector *v2, Vector *res)
{
    res->x = (v1->y)*(v2->z)-(v2->y)*(v1->z);
    res->y = (v2->x)*(v1->z)-(v1->x)*(v2->z);
    res->z = (v1->x)*(v2->y)-(v2->x)*(v1->y);

return fsqrt(res->x * res->x + res->y * res->y + res->z * res->z);
}
```

## First hand-coded assembler version

The first hand-coded assembler version of the C/C++ function code follows the algorithm. The code is written in assembler to reduce the number of memory reads/writes but does not address any of the pipeline problems. The simulation of the code is shown in *figure 7 on page 19*. The hand-coded assembler is shown in the right-hand column under Disassembly.

```
.EXPORT CrossProduct
_CrossProduct:
; Load Vectors
       @r4,fr4
                    ; v1->x
fmov.s
       @r5,fr7
fmov.s
                    i v2->x
mov
        #4, r0
fmov.s @(r0,r4), fr5; v1->y
fmov.s @(r0,r5, fr8; v2->y
mov
       #8, r0
fmov.s @(r0,r4), fr6; v1->z
fmov.s @(r0,r5, fr9; v2->z
; calculate res->x
fmov
        fr5, fr1
fmul
         fr9, fr1; v1->y * v2->z
        fr8, fr0
fmov
         fr6, fr0; v2->y * v1->z
fmul
         fr0, fr1; (v1->y * v2->z) - (v2->y * v1->z)
fsub
fmov.s
        fr1, @r6
; calculate res->y
fmov
        fr7, fr2
         fr6, fr2; v2->x * v1->z
fmul
fmov
         fr4, fr0
         fr9, fr0; v1->x * v2->z
fmul
         fr0, fr2; (v2->x * v1->z) - (v1->x * v2->z)
fsub
         #4, r0
mov
        fr2, @(r0, r6)
fmov.s
; calculate res->z
fmov
        fr4, fr3
fmul
         fr8, fr3; v1->x * v2->y
fmov
         fr7, fr0
         fr5, fr0; v2->x * v1->y
fmul
fsub
         fr0, fr3; (v1->x * v2->y) - (v2->x * v1->y)
mov
         #8, r0
        fr3, @(r0, r6)
fmov.s
; calculate the magnitude
fldi0
        fr0
         fv0, fv0; (res->x*res->x)+(res->y*res->y)+(res->z*res->z)
fipr
fsart
         fr3
                    ; sart
rts
         fr3, fr0; return result in fr0 with Time Slot operation.
fmov
```

## Simulator output

The three example simulations show how the function is examined, then optimized through two iterations using information generated by the Simulator to re-order the code. It is assumed that all memory accesses hit the cache and take 1 clock cycle, and no registers are saved or restored as part of the function call. No instructions have been removed or changed. Performance improvements are due to changing the instruction execution order.

*NOTE:* The assembler for each simulation is in the right-hand column under Disassembly.

## First simulation See Figure 7 on page 19

In the first simulation, the function has Control Group Instruction stalls, Same Group stalls, and Resource Usage stalls. The:

- Control Group Instruction stalls are due to the JSR and RTS and cannot be avoided without removing the function call.
- Same Group stalls are due to the code reading all input data at the top of the program.
- Resource Usage stalls are due to the linear nature of the calculation.

## Second simulation See Figure 8 on page 20

In the second simulation, time is saved by:

- Delaying the output vector save until the magnitude calculation starts. The two
  large resource dependency stalls waiting for the result of the inner product and
  the square root free the stages needed to save the vector to memory.
- Interleaving the input vector loads with the calculation so more operations dual issue.

## Third simulation See Figure 9 on page 21

In the third simulation, time is saved by reducing the resource dependency stalls between the FMUL and FSUB, and the FMOV and FMUL.

The third version of the function shows a time improvement of about 20%. This can make a substantial difference to your program if the function is called many thousands of times.

NOTE: The code can be optimized even further if the code is changed to re-use FR4-FR9 instead of FR0 and if FNEG and FMAC are used instead of FMUL and FSUB.

Figure 7: First simulation



Figure 8: Second simulation

| Disassembly            | jsr Gr3                                 |     | dou                                              | mov #\$04,r0                                      | fmov.s @r4, fr4                                | fmov.s @(r0,r5), fr8                          | fmov fr4, fr3                                    | fmul fr8, fr3                                    | fmov.s @(r0,r4), fr5                             | mov #\$08,r0                | fmov.s @r5, fr7                                 | fmov fr7, fr0               | fmul fr5, fr0                   | fmov.s @(r0,r5), fr9            | fsub fr0, fr3                                     | fmov fr5, fr1                                     | fmul fr9,fr1                | fmov.s @(r0,r4),fr6             | fmov fr8, fr0                                 | fmul fr6, fr0                   | fsub fr0,fr1                | fmov fr7, fr2            | fmul fr6,fr2                | fmov fr4, fr0                       | fmul fr9,fr0                    | fsub fr0, fr2               | fldi0 fr0                       | mov #\$08, r0                   | fmov.s fr3,8(r0,r6)             | fipr fv0, fv0                   | fsqrt fr3 |                                                    | fmov.s frl. 0r6 | mov #\$04,r0 | fmov.s fr2,8(r0,r6)                           | rts                                    |            | fmov fr3, fr0                       | mov #\$14,r0                                         | fmov.s fr0,8(r0,r15)                            | mov #\$00,r0                       |                                                                                                                  |
|------------------------|-----------------------------------------|-----|--------------------------------------------------|---------------------------------------------------|------------------------------------------------|-----------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-----------------------------|-------------------------------------------------|-----------------------------|---------------------------------|---------------------------------|---------------------------------------------------|---------------------------------------------------|-----------------------------|---------------------------------|-----------------------------------------------|---------------------------------|-----------------------------|--------------------------|-----------------------------|-------------------------------------|---------------------------------|-----------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|-----------|----------------------------------------------------|-----------------|--------------|-----------------------------------------------|----------------------------------------|------------|-------------------------------------|------------------------------------------------------|-------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Clork Cur Address Code | 000000 004 0C0100DE 430B if ID EX NA WB | SX* | 000001 000005 0C0100E0 0009 if if if ID EX NA WB | 2000002 000005 0C010124 E004 c> if if ID EX NA MB | 000003 000005 001 0C010126 F448 if ID EX NA WB | 000004 000006 001 0C010128 F856if ID EX NA MB | 000005 000007 001 0C01012A F34Cif if ID EX NA WB | 000006 000008 0001012C F382 if if ID F1 F2 FS FC | 200007 000008 001 0C01012E F546g> if ID EX MA WB | 000008 000009 0c010130 E008 | 000009 000009 002 0C010132 F758if ID EX MA WBif | 000010 000011 00010134 F07C | 000011 000011 001 0C010136 F052 | 000012 000012 029 0C010138 F956 | 000013 000041 0C01013A F301if if if ID F1 F2 F8 C | 000014 000041 001 0C01013C F15C if if ID EX NA WB | 000015 000042 0C01013E F192 | 000016 000042 001 0C010140 F646 | 000017 000043 001 0C010142 F08Cif ID EX NA MB | 000018 000044 003 0C010144 F062 | 000019 000047 0C010146 F101 | 000047 001 0C010148 F27C | 000021 000048 0C01014A F262 | 000048 001 0C01014C F04Cif ID EX NA | 000023 000049 003 0C01014E F092 | 000024 000052 0c010150 F201 | 000025 000052 001 0C010152 F08D | 000026 000053 001 0C010154 E008 | 000027 000054 001 0C010156 F637 | 000028 000055 031 0C010158 F0ED |           | F3 F3 F3 F2 F3 | : :             |              | 000032 000088 0C010160 F627 WB IF IF ID EX MA | 000089 0C010162 000B NA WB if if ID EX | EX NA WB D | 000096 0C010164 F03C if if if if if | 0C0100E2 E014 if | 000036 000096 0C0100E4 FF07 R> R> R> R> E if if | 0000037 000096 = 0C0100E6 E000ifif | المارين والمارين المارين |
| Count                  | 00                                      |     | 00                                               | 00                                                | 00                                             | 00                                            | 00                                               | 00                                               | 00                                               | 00                          | 00                                              | 00                          | 00                              | 00                              | 00                                                | 00                                                | 00                          | 00                              | 00                                            | 00                              | 00                          | 00                       | 00                          | 00                                  | 00                              | 00                          | 00                              | 00                              | 00                              | 00                              | 00        |                                                    | 00              | 00           | 00                                            | 00                                     |            | 00                                  | 00                                                   | 00                                              | 00                                 | E C                                                                                                              |

Figure 9: Third simulation

| Disassembly<br>jsr @r3                                       | nop mov #504,r0<br>fmov. 8 (44,fr4<br>fmov. 8 (10,fr5),fr8<br>fmov. 8 (10,fr5),fr8<br>fmov. 8 (10,fr7)<br>fmov fr4,fr7<br>fmov fr4,fr7<br>fmov fr4,fr2<br>fmov fr4,fr8<br>fmov fr7,fr0                                      | Imul Irb, fro<br>fmov.s ((ro, rs), fro<br>fmov.s ((ro, rs), fro<br>fsub fro, fro<br>fmov frs, fro<br>fmov frs, fro<br>fmov frs, fro<br>fmov frs, fro<br>fmov frs, fro<br>fmov fro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | fmul fre/fre<br>fsub fro/frl<br>fmul fre/fro<br>fmul frey/fro<br>mov #508 ro<br>fsub fro/fre<br>flab fro/fre<br>flab fro/frey<br>flab fro/frey<br>flab fro/frey/frey/frey/frey/frey/frey/frey/frey                                                                                                                                                                                                          | fight tours frager frag | fmov fr3,fr0<br>mov #\$14,r0<br>fmov.s fr0,0(r0,r15)<br>mov #\$00,r0                                     |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| NA WB Pipeline SX* SX*                                       | ID DX NA NB  If ID PX NA NB  If ID DX NA NB | ### 1 TO EX NA NB #### 1 TO EX NA NB ### 1 T | 10 PT PZ PS PC  11 II II DD PT PZ PS PC  12 PZ PI PZ PS PC  13 PZ PS PS PC  14 PZ PS PS PC  15 PZ PS PC  16 PZ PS PS PS PC  16 PZ PS PS PS PC  16 PZ PS | FS F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EX.                                                                                                      |
| if ID EX                                                     | ##                                                                                                                                                                                                                          | 200100000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 25 2 2 2 2 2 2 3 3 3 3 3 3 3 3 3 3 3 3 3                                                                                                                                                                                                                                                                                                                                                                    | F3 F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | д 44 4 •                                                                                                 |
| Cyc Address Code<br>004 0C0100DE 430B                        | 000100E0<br>00010124<br>00010126<br>00010128<br>0001012A<br>0001012A<br>00010130                                                                                                                                            | 0C010136 F056<br>0C010138 F956<br>0C010138 F301<br>0C01013E F15C<br>0C010142 F08C<br>0C010144 F08C<br>0C010144 F08C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00010148<br>0001014A<br>0001014C<br>0001014C<br>00010150<br>00010154<br>00010154                                                                                                                                                                                                                                                                                                                            | 0C010158<br>0C01015A<br>0C01015C<br>0C010160<br>0C010160                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0C010164 F03C if if I 0C0100E2 E014 if if i 0C0100E4 FF07 R> R> i 0C0100E6 E000 ion. Total Time = 000093 |
| Count Clock Cyc Address Code 000000 000000 004 0C0100DE 430B | 0000005<br>0000005<br>0000000<br>0000000<br>0000000<br>000000                                                                                                                                                               | 000011 000010 001<br>000012 000011 001<br>000013 000012 028<br>000014 000040 0<br>000015 000040 001<br>000016 000041 0<br>000017 000041 001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0001                                                                                                                                                                                                                                                                                                                                                                                                        | 0000083<br>0000083<br>0000084<br>0000085                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 000034 000093 00<br>000035 000093 00<br>000036 000093 00<br>000037 000093 0.<br>End of simulation.       |

## SH4 memory model

The previous examples assumed that all operations took 1 clock cycle. For memory accesses this is not true. Access (read/write) to external memory takes several cycles to complete. The Simulator mimics many of the features present on the SH4, it models:

- Cached and uncached memory including cache update methods. Examples are: write-back, copy-back, RAM mode.
- The store queues.
- Data bus access size (byte, word, long, double and cache line).
- Instructions that operate on cache memory such as PREF, MOVCA, OCBI.

To configure this model the Simulator reads information from two sources. It reads:

- On startup, the cache control register and the processor cache memory (instruction and data caches). These are used to initialize its internal representation of the cache.
- The user specified timing information and valid memory areas from a configuration file (see Figure 10).

Figure 10: Example DASH4 memory configuration file

## Memory configuration file: valid memory section

The valid memory section of the configuration file describes specific areas of memory to the Simulator.

## The available fields are:

- Supported access method.
   For example, Read only (Read), Write only (Write), or Read and Write (ReadWrite).
- Start and end address of the memory section being defined.
- Access size (BYTE, WORD, LONG).
   This tells CodeScape how to request memory from the target for this memory area. Access size is not used by the Simulator.
- Access Restrictions (NoRestrictions or SimulatorHardwarePort).
   Defines the part of CodeScape, or the part of the Simulator, that can see or access this memory area.
- Timing information.
   Defines the access time for the Simulator when accessing this memory area with
  the set access size. A value of -1 means that the access type is not possible and
  generates an error if attempted. For example, cache accesses to the P2 and P4
  memory spaces are marked "-1".



|  | Running the | Simulator a | ind Interpret | ing the Results |
|--|-------------|-------------|---------------|-----------------|
|--|-------------|-------------|---------------|-----------------|

# Appendix A: Status Bar Messages

The messages on the Simulator's status bar provide stall and cache operation information about the current instruction.

## Stall messages are:

- Register Usage Stall.
- SX Stage Stall.
- Floating Point Pipeline Stall.
- CO Group Dispatch Failure Stall.
- Same Group Dispatch Failure Stall.
- Memory Access/Instruction Fetch Stall.
- Write Back/Register Usage Stall.
- Multiplier Usage Stall.
- Instruction Generated Stall.
- Memory Access/Memory Access Stall.

## Cache operation messages are:

- Write Miss.
- Read Miss, Line Fetched.
- Data Write Miss.
- Data Read Miss.
- Data Write Hit.
- Data Read Hit.
- Instruction Read Miss.
- Store Queue Write.
- Block.
- Copy-Back.
- Line Fetched.
- Write-Back.
- Write-Through.
- Allocation.
- Purge.
- Invalidate.
- Write-Back.
- Prefetch in Progress.
- Copy-Back in Progress.
- Write-Back in Progress.

# Appendix B: Simulator's Shortcut Menu

Table 4: The shortcut menu in the Simulator

| Select:                       | То:                                                                                                                                                        |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Highlight Cache Misses        | See in which Time Slot a pipeline operation missed the cache and what caused it.                                                                           |
| Highlight Pipeline Stalls     | See in which Time Slot a pipeline operation stalled and what caused it.                                                                                    |
| Show Stall Type               | Show the type of stall generated: "R>", "R", "c>".                                                                                                         |
| Show Uppercase                | Show instructions in upper case.                                                                                                                           |
| Show Symbols                  | Show operand values as symbols.                                                                                                                            |
| Show EAs & Lits.              | Show the effective address and literals.                                                                                                                   |
| Source / Disassembly tracking | Track the Simulator cursor with the source and disassembly regions.                                                                                        |
| Print                         | Print the results of program simulation.                                                                                                                   |
| Save to file                  | Save the results of program simulation to a file.                                                                                                          |
| Execution                     | Run, stop, and restart a program. Run a program to the cursor position, or until it executes a specified address. Run all of your programs simultaneously. |
| Breakpoints                   | Enable, disable, configure, reset, and remove breakpoints.                                                                                                 |
| Overlay Management            | View and manage overlay properties.                                                                                                                        |
| Properties                    | Configure fonts and colors. Set the update rate for a single region, a region type, and each processor. Change the tab settings.                           |

# Appendix C: CodeScape's Debug Menu

CodeScape's regular debugging functions are available when the Simulator is running. The debugging functions include commands for: controlling program execution, stepping code, using breakpoints, and setting the cursor to the PC and vice versa.

When you single step in a Simulator region the cursor is shown at the instruction currently executing in the pipeline. During simulation the PC fetches instructions ahead of the current instruction (when you single step in any other CodeScape region, the cursor is shown at the PC). Some instructions are not executed because of changes in the program flow. For example, instructions fetched after a branch.

*NOTE:* You cannot run the Profiler and the Simulator at the same time.

## Execute a program

In a Source or Disassembly region, run your program in one of the following ways:

- On the Debug menu, click Run to run your program (F9).
- On the Debug menu, point to Execution then click Run All to run all of your programs simultaneously (CTRL+F9).
- On the Debug menu, point to Execution then click Run to Cursor to run your program to the cursor position (ALT+F9).
- On the Debug menu, point to Execution then click Run to Address... Type an address in the Expression field of the Run to Address/Instructions dialog to run your program until it executes a specified address (SHIFT+F9).

## Step into (trace) code

In a Source or Disassembly region, step into your code in one of the following ways:

- Click Debug, click Step to single step a line of code (F7).
- On the Debug menu, click Forced Step to step a line of source code at the disassembly level (SHIFT+F7).
- On the Debug menu, click Step Over to step over a line of source code (F8).

## Add a breakpoint

In a Source or Disassembly region:

- 1. Click Debug, click Goto Address. Enter an expression address to go to, click OK.
- 2. On the Breakpoint toolbar, click 💆 to set a breakpoint.
- 3. On the Debug menu, click Execution, click Run to Address... Your program will run until the breakpoint is reached.

## Configure a breakpoint

CodeScape enables breakpoint configuration including data accesses within memory ranges and breakpoints on external peripheral devices.

To configure a breakpoint:

- Click Debug, point to Breakpoints then click Configure Breakpoint(s)... (CTRL+F5).
  - The *Configure Breakpoint(s)* dialog appears. Specify any options you require. For more information on using the dialog, refer to the online help supplied with your version of CodeScape.