

| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | E144 (3)       |
|----------------|----------|-------------------|----------------------|------------------------|------------------------------|----------------|
|                |          |                   |                      |                        |                              |                |
| B1             | VREFB1N0 | IO                |                      |                        |                              | 1              |
| B1             | VREFB1N0 | IO                |                      |                        |                              | 2              |
| B1             | VREFB1N0 | IO                |                      |                        |                              | 3              |
| B1             | VREFB1N0 | IO                |                      | DATA1,ASDO             | DIFFIO_L1n                   | 6              |
| B1             | VREFB1N0 | IO                | VREFB1N0             |                        |                              | 7              |
| B1             | VREFB1N0 | IO                |                      | FLASH_nCE,nCSO         | DIFFIO_L2p                   | 8              |
| B1             | VREFB1N0 | nSTATUS           |                      | nSTATUS                |                              | 9              |
| B1             | VREFB1N0 | IO                | DPCLK0               |                        | DIFFIO_L4p                   | 10             |
| B1             | VREFB1N0 | IO                |                      |                        | DIFFIO_L4n                   | 11             |
| B1             | VREFB1N0 | IO                |                      | DCLK                   |                              | 12             |
| B1             | VREFB1N0 | IO                |                      | DATA0                  |                              | 13             |
| B1             | VREFB1N0 | nCONFIG           |                      | nCONFIG                |                              | 14             |
| B1             | VREFB1N0 | TDI               |                      | TDI                    |                              | 15             |
| B1             | VREFB1N0 | TCK               |                      | TCK                    |                              | 16             |
| B1             | VREFB1N0 | TMS               |                      | TMS                    |                              | 18             |
| B1             | VREFB1N0 | TDO               |                      | TDO                    |                              | 20             |
| B1             | VREFB1N0 | nCE               |                      | nCE                    |                              | 21             |
| B1             | VREFB1N0 | CLK0              | DIFFCLK_0p           |                        |                              | 22             |
| B1             | VREFB1N0 | CLK1              | DIFFCLK_0n           |                        |                              | 23             |
| B2             | VREFB2N0 | CLK2              | DIFFCLK_1p           |                        |                              | 24             |
| B2             | VREFB2N0 | CLK3              | DIFFCLK_1n           |                        |                              | 25             |
| B2             | VREFB2N0 | IO                |                      |                        | DIFFIO_L6n                   | 28             |
| B2             | VREFB2N0 | IO                | VREFB2N0             |                        |                              | 31             |
| B2             | VREFB2N0 | IO                | RUP1                 |                        |                              | 32             |
| B2             | VREFB2N0 | IO                | RDN1                 |                        |                              | 33<br>34<br>38 |
| B2             | VREFB2N0 | IO                |                      |                        |                              | 34             |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1p                   | 38             |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1n                   | 39             |
| B3             | VREFB3N0 | IO                | DPCLK2               |                        |                              | 42             |
| B3             | VREFB3N0 | IO                | PLL1_CLKOUTp         |                        |                              | 43             |
| B3             | VREFB3N0 | IO                | PLL1_CLKOUTn         |                        |                              | 44             |
| B3             | VREFB3N0 | IO                | VREFB3N0             |                        |                              | 46             |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B9p                   | 49             |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B9n                   | 50             |
| B3             | VREFB3N0 | IO                | 1                    |                        | DIFFIO_B10p                  | 51             |



| Bank   | VREF     | Pin Name/Function | Optional Function(s)                    | Configuration | Emulated LVDS  | E144 (3) |
|--------|----------|-------------------|-----------------------------------------|---------------|----------------|----------|
| Number |          |                   | , , , , , , , , , , , , , , , , , , , , | Function      | Output Channel |          |
| B3     | VREFB3N0 | IO                |                                         |               | DIFFIO_B11p    | 52       |
| B3     | VREFB3N0 | IO                |                                         |               | DIFFIO_B11n    | 53       |
| B4     | VREFB4N0 | Ю                 |                                         |               | DIFFIO_B12p    | 54       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B12n    | 55       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B15p    | 58       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B16p    | 59       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B16n    | 60       |
| B4     | VREFB4N0 | IO                | VREFB4N0                                |               |                | 65       |
| B4     | VREFB4N0 | IO                | RUP2                                    |               |                | 66       |
| B4     | VREFB4N0 | IO                | RDN2                                    |               |                | 67       |
| B4     | VREFB4N0 | IO                | DPCLK3                                  |               | DIFFIO_B20n    | 68       |
| B4     | VREFB4N0 | IO                |                                         |               |                | 69       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B21p    | 70       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B21n    | 71       |
| B4     | VREFB4N0 | IO                |                                         |               | DIFFIO_B22p    | 72       |
| B5     | VREFB5N0 | IO                |                                         |               |                | 73       |
| B5     | VREFB5N0 | IO                |                                         |               |                | 74       |
| B5     | VREFB5N0 | IO                |                                         |               |                | 75       |
| B5     | VREFB5N0 | IO                | RUP3                                    |               |                | 76       |
| B5     | VREFB5N0 | IO                | RDN3                                    |               |                | 77       |
| B5     | VREFB5N0 | IO                | VREFB5N0                                |               |                | 80       |
| B5     | VREFB5N0 | IO                |                                         |               |                | 83       |
| B5     | VREFB5N0 | IO                |                                         |               | DIFFIO_R8n     | 84       |
| B5     | VREFB5N0 | IO                | DPCLK4                                  |               | DIFFIO_R8p     | 85       |
| B5     | VREFB5N0 | IO                |                                         | DEV_OE        | DIFFIO_R7n     | 86       |
| B5     | VREFB5N0 | IO                |                                         | DEV_CLRn      | DIFFIO_R7p     | 87       |
| B5     | VREFB5N0 | CLK7              | DIFFCLK_3n                              |               |                | 88       |
| B5     | VREFB5N0 | CLK6              | DIFFCLK_3p                              |               |                | 89       |
| B6     | VREFB6N0 | CLK5              | DIFFCLK_2n                              |               |                | 90       |
| B6     | VREFB6N0 | CLK4              | DIFFCLK_2p                              |               |                | 91       |
| B6     | VREFB6N0 | CONF_DONE         |                                         | CONF_DONE     |                | 92       |
| B6     | VREFB6N0 | MSEL0             |                                         | MSEL0         |                | 94       |
| B6     | VREFB6N0 | MSEL1             |                                         | MSEL1         |                | 96       |
| B6     | VREFB6N0 | MSEL2             |                                         | MSEL2         |                | 97       |
| B6     | VREFB6N0 | IO                |                                         | INIT_DONE     | DIFFIO_R4n     | 98       |



| Bank   | VREF     | Pin Name/Function | Optional Function(s) | Configuration | Emulated LVDS  | E144 (3) |
|--------|----------|-------------------|----------------------|---------------|----------------|----------|
| Number |          |                   |                      | Function      | Output Channel |          |
| B6     | VREFB6N0 | IO                |                      | CRC_ERROR     | DIFFIO_R4p     | 99       |
| B6     | VREFB6N0 | IO                |                      |               | ·              | 100      |
| B6     | VREFB6N0 | IO                |                      | nCEO          | DIFFIO_R3n     | 101      |
| B6     | VREFB6N0 | IO                |                      | CLKUSR        | DIFFIO_R3p     | 103      |
| B6     | VREFB6N0 | IO                | VREFB6N0             |               | ·              | 105      |
| B6     | VREFB6N0 | IO                |                      |               | DIFFIO_R1n     | 106      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T19p    | 111      |
| B7     | VREFB7N0 | IO                | PLL2_CLKOUTn         |               | ·              | 112      |
| B7     | VREFB7N0 | IO                | PLL2_CLKOUTp         |               |                | 113      |
| B7     | VREFB7N0 | IO                | RUP4                 |               |                | 114      |
| B7     | VREFB7N0 | IO                | RDN4                 |               |                | 115      |
| B7     | VREFB7N0 | IO                | VREFB7N0             |               |                | 119      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T16n    | 120      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T16p    | 121      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T13p    | 124      |
| B7     | VREFB7N0 | IO                |                      |               |                | 125      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T12n    | 126      |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T12p    | 127      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T11n    | 128      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T11p    | 129      |
| B8     | VREFB8N0 | IO                |                      | DATA2         | DIFFIO_T10n    | 132      |
| B8     | VREFB8N0 | IO                |                      | DATA3         | DIFFIO_T10p    | 133      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T8n     | 135      |
| B8     | VREFB8N0 | IO                | VREFB8N0             |               |                | 136      |
| B8     | VREFB8N0 | IO                |                      | DATA5         |                | 137      |
| B8     | VREFB8N0 | IO                |                      | DATA6         |                | 138      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T5p     | 141      |
| B8     | VREFB8N0 | IO                | DPCLK7               |               | DIFFIO_T2p     | 142      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T1n     | 143      |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T1p     | 144      |
|        |          | GND               |                      |               |                | 19       |
|        |          | GND               |                      |               |                | 27       |
|        |          | GND               |                      |               |                | 41       |
|        |          | GND               |                      |               |                | 48       |
|        |          | GND               |                      |               |                | 57       |



| Bank<br>Number | VREF | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | E144 (3)       |
|----------------|------|-------------------|----------------------|------------------------|------------------------------|----------------|
|                |      | GND               |                      |                        |                              | 63             |
|                |      | GND               |                      |                        |                              | 82             |
|                |      | GND               |                      |                        |                              | 95             |
|                |      | GND               |                      |                        |                              | 118            |
|                |      | GND               |                      |                        |                              | 123            |
|                |      | GND               |                      |                        |                              | 131            |
|                |      | GND               |                      |                        |                              | 140            |
|                |      | GND               |                      |                        |                              | 4              |
|                |      | GND               |                      |                        |                              | 79             |
|                |      | GND               |                      |                        |                              | 79<br>30<br>64 |
|                |      | GND               |                      |                        |                              | 64             |
|                |      | GND               |                      |                        |                              | 104            |
|                |      | GND               |                      |                        |                              | 110            |
|                |      | GNDA1             |                      |                        |                              | 36             |
|                |      | GNDA2             |                      |                        |                              | 108            |
|                |      | VCCD_PLL1         |                      |                        |                              | 37             |
|                |      | VCCD_PLL2         |                      |                        |                              | 109            |
|                |      | VCCIO1            |                      |                        |                              | 17             |
|                |      | VCCIO2            |                      |                        |                              | 26             |
|                |      | VCCIO3            |                      |                        |                              | 40             |
|                |      | VCCIO3            |                      |                        |                              | 47             |
|                |      | VCCIO4            |                      |                        |                              | 56             |
|                |      | VCCIO4            |                      |                        |                              | 62             |
|                |      | VCCIO5            |                      |                        |                              | 81             |
|                |      | VCCIO6            |                      |                        |                              |                |
|                |      | VCCIO7            |                      |                        |                              | 93<br>117      |
|                |      | VCCIO7            |                      |                        |                              | 122            |
|                |      | VCCIO8            |                      |                        |                              | 130            |
|                |      | VCCIO8            |                      |                        |                              | 139            |
|                |      | VCCA1             |                      |                        |                              | 35             |
|                |      | VCCA2             |                      |                        |                              | 107            |
|                |      | VCCINT            |                      |                        |                              | 5              |
|                |      | VCCINT            |                      |                        |                              | 29             |
|                |      | VCCINT            |                      |                        |                              | 45             |
|                |      | VCCINT            |                      |                        |                              | 61             |



Notes (1), (2)

| Bank<br>Number | VREF | Pin Name/Function | ' ' ' | • | Emulated LVDS<br>Output Channel | E144 (3) |
|----------------|------|-------------------|-------|---|---------------------------------|----------|
|                |      | VCCINT            |       |   |                                 | 78       |
|                |      | VCCINT            |       |   |                                 | 102      |
|                |      | VCCINT            |       |   |                                 | 116      |
|                |      | VCCINT            |       |   |                                 | 134      |

#### Notes:

- (1) If the p pin or n pin is not available for the package, the particular differential pair is not supported.
- (2) For more information about pin definition and pin connection guidelines, refer to the Cyclone 10 LP Device Family Pin Connection Guidelines.
- (3) The E144 package has an exposed pad at the bottom of the package.
  - This exposed pad is a ground pad that must be connected to the ground plane on your PCB.
  - This exposed pad is used for electrical connectivity, and not for thermal purposes.



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS<br>Output Channel | M164 |
|----------------|----------|-------------------|----------------------|------------------------|---------------------------------|------|
| B1             | VREFB1N0 | IO                |                      |                        |                                 | B2   |
| B1             | VREFB1N0 | IO                |                      |                        |                                 | B1   |
| B1             | VREFB1N0 | IO                |                      |                        |                                 | A1   |
| B1             | VREFB1N0 | IO                |                      |                        |                                 | C1   |
| B1             | VREFB1N0 | IO                |                      | DATA1,ASDO             | DIFFIO_L1n                      | D2   |
| B1             | VREFB1N0 | IO                | VREFB1N0             | ,                      |                                 | D1   |
| B1             | VREFB1N0 | IO                |                      | FLASH_nCE,nCSO         | DIFFIO_L2p                      | E1   |
| B1             | VREFB1N0 | nSTATUS           |                      | nSTATUS                | <u>_</u> p                      | E2   |
| B1             | VREFB1N0 | IO                |                      |                        | DIFFIO_L4n                      | F1   |
| B1             | VREFB1N0 | 10                |                      | DCLK                   |                                 | F3   |
| B1             | VREFB1N0 | 10                |                      | DATA0                  |                                 | G1   |
| B1             | VREFB1N0 | nCONFIG           |                      | nCONFIG                |                                 | G2   |
| B1             | VREFB1N0 | TDI               |                      | TDI                    |                                 | G3   |
| B1             | VREFB1N0 | TCK               |                      | TCK                    |                                 | H2   |
| B1             | VREFB1N0 | TMS               |                      | TMS                    |                                 | H1   |
| B1             | VREFB1N0 | TDO               |                      | TDO                    |                                 | H3   |
| B1             | VREFB1N0 | nCE               |                      | nCE                    |                                 | H4   |
| B1             | VREFB1N0 | CLK0              | DIFFCLK_0p           |                        |                                 | J2   |
| B1             | VREFB1N0 | CLK1              | DIFFCLK_0n           |                        |                                 | J1   |
| B2             | VREFB2N0 | CLK2              | DIFFCLK_1p           |                        |                                 | K3   |
| B2             | VREFB2N0 | CLK3              | DIFFCLK_1n           |                        |                                 | J3   |
| B2             | VREFB2N0 | IO                | <u></u>              |                        | DIFFIO_L6n                      | K1   |
| B2             | VREFB2N0 | 10                | DPCLK1               |                        | DIFFIO_L8p                      | L2   |
| B2             | VREFB2N0 | 10                |                      |                        | DIFFIO_L8n                      | K2   |
| B2             | VREFB2N0 | IO                | VREFB2N0             |                        |                                 | L1   |
| B2             | VREFB2N0 | 10                |                      |                        | DIFFIO_L9p                      | L3   |
| B2             | VREFB2N0 | 10                | RUP1                 |                        |                                 | M1   |
| B2             | VREFB2N0 | IO                | RDN1                 |                        |                                 | M2   |
| B2             | VREFB2N0 | IO                |                      |                        |                                 | M3   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1p                      | R2   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1n                      | R3   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B2p                      | P3   |
| B3             | VREFB3N0 | IO                | DPCLK2               |                        |                                 | R4   |
| B3             | VREFB3N0 | IO                | PLL1_CLKOUTp         |                        |                                 | P5   |
| B3             | VREFB3N0 | IO                | PLL1_CLKOUTn         |                        | 1                               | R5   |
| B3             | VREFB3N0 | IO                | VREFB3N0             |                        |                                 | N5   |



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS<br>Output Channel | M164 |
|----------------|----------|-------------------|----------------------|------------------------|---------------------------------|------|
| B3             | VREFB3N0 | 10                |                      |                        | DIFFIO_B9p                      | R6   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B9n                      | R7   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B10p                     | P7   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B11p                     | N6   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B11n                     | N7   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B12p                     | P8   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B12n                     | R8   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B15p                     | R9   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B16p                     | N8   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B16n                     | P9   |
| B4             | VREFB4N0 | IO                |                      |                        |                                 | P10  |
| B4             | VREFB4N0 | IO                | VREFB4N0             |                        |                                 | R10  |
| B4             | VREFB4N0 | IO                | RUP2                 |                        |                                 | N12  |
| B4             | VREFB4N0 | IO                | RDN2                 |                        |                                 | P12  |
| B4             | VREFB4N0 | IO                | DPCLK3               |                        | DIFFIO_B20n                     | R11  |
| B4             | VREFB4N0 | IO                | 2.02.0               |                        |                                 | R12  |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B22p                     | R14  |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B22n                     | R13  |
| B5             | VREFB5N0 | IO                |                      |                        |                                 | P14  |
| B5             | VREFB5N0 | IO                |                      |                        |                                 | P15  |
| B5             | VREFB5N0 | IO                |                      |                        |                                 | R15  |
| B5             | VREFB5N0 | IO                | RUP3                 |                        |                                 | N15  |
| B5             | VREFB5N0 | IO                | RDN3                 |                        |                                 | M14  |
| B5             | VREFB5N0 | IO                | 132.13               |                        | DIFFIO_R10n                     | M15  |
| B5             | VREFB5N0 | IO                |                      |                        | DIFFIO_R10p                     | L14  |
| B5             | VREFB5N0 | IO                | VREFB5N0             |                        |                                 | L15  |
| B5             | VREFB5N0 | IO                |                      |                        | DIFFIO_R9p                      | K12  |
| B5             | VREFB5N0 | IO                |                      |                        |                                 | K13  |
| B5             | VREFB5N0 | IO                |                      |                        | DIFFIO_R8n                      | J12  |
| B5             | VREFB5N0 | IO                | DPCLK4               |                        | DIFFIO_R8p                      | K14  |
| B5             | VREFB5N0 | IO                |                      | DEV_OE                 | DIFFIO_R7n                      | K15  |
| B5             | VREFB5N0 | IO                |                      | DEV_CLRn               | DIFFIO_R7p                      | J13  |
| B5             | VREFB5N0 | CLK7              | DIFFCLK_3n           |                        |                                 | J15  |
| B5             | VREFB5N0 | CLK6              | DIFFCLK_3p           |                        |                                 | J14  |
| B6             | VREFB6N0 | CLK5              | DIFFCLK_2n           |                        |                                 | H15  |
| B6             | VREFB6N0 | CLK4              | DIFFCLK_2p           |                        |                                 | H14  |



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | M164 |
|----------------|----------|-------------------|----------------------|------------------------|------------------------------|------|
| B6             | VREFB6N0 | CONF_DONE         |                      | CONF_DONE              |                              | H13  |
| B6             | VREFB6N0 | MSEL0             |                      | MSEL0                  |                              | G13  |
| B6             | VREFB6N0 | MSEL1             |                      | MSEL1                  |                              | G14  |
| B6             | VREFB6N0 | MSEL2             |                      | MSEL2                  |                              | G15  |
| B6             | VREFB6N0 | IO                |                      | INIT_DONE              | DIFFIO_R4n                   | F13  |
| B6             | VREFB6N0 | IO                |                      | CRC_ERROR              | DIFFIO_R4p                   | F14  |
| B6             | VREFB6N0 | IO                |                      |                        |                              | F15  |
| B6             | VREFB6N0 | IO                |                      | nCEO                   | DIFFIO_R3n                   | E14  |
| B6             | VREFB6N0 | IO                |                      | CLKUSR                 | DIFFIO_R3p                   | E15  |
| B6             | VREFB6N0 | IO                | DPCLK5               |                        |                              | D14  |
| B6             | VREFB6N0 | IO                | VREFB6N0             |                        |                              | D15  |
| B6             | VREFB6N0 | IO                |                      |                        | DIFFIO_R1n                   | C15  |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T20n                  | B13  |
| B7             | VREFB7N0 | IO                | DPCLK6               |                        | DIFFIO_T20p                  | A14  |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T19p                  | A13  |
| B7             | VREFB7N0 | IO                | PLL2_CLKOUTn         |                        |                              | B12  |
| B7             | VREFB7N0 | IO                | PLL2_CLKOUTp         |                        |                              | A12  |
| B7             | VREFB7N0 | IO                | RUP4                 |                        |                              | B11  |
| B7             | VREFB7N0 | IO                | RDN4                 |                        |                              | A11  |
| B7             | VREFB7N0 | IO                | VREFB7N0             |                        |                              | B10  |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T16n                  | A10  |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T16p                  | C9   |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T13n                  | D9   |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T13p                  | D8   |
| B7             | VREFB7N0 | IO                |                      |                        |                              | A9   |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T12n                  | B9   |
| B7             | VREFB7N0 | IO                |                      |                        | DIFFIO_T12p                  | A8   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T11n                  | B8   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T11p                  | A7   |
| B8             | VREFB8N0 | IO                |                      | DATA2                  | DIFFIO_T10n                  | C7   |
| B8             | VREFB8N0 | IO                |                      | DATA3                  | DIFFIO_T10p                  | B7   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T9n                   | B6   |
| B8             | VREFB8N0 | IO                |                      | DATA4                  | DIFFIO_T9p                   | A6   |
| B8             | VREFB8N0 | IO                | VREFB8N0             |                        |                              | C6   |
| B8             | VREFB8N0 | IO                |                      | DATA5                  |                              | A5   |
| B8             | VREFB8N0 | IO                |                      | DATA6                  |                              | B4   |



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS<br>Output Channel | M164 |
|----------------|----------|-------------------|----------------------|------------------------|---------------------------------|------|
| B8             | VREFB8N0 | IO                |                      | DATA7                  | DIFFIO_T6n                      | A4   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T5p                      | C4   |
| B8             | VREFB8N0 | IO                | DPCLK7               |                        | DIFFIO_T2p                      | A3   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T1n                      | A2   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T1p                      | В3   |
|                |          | GND               |                      |                        | ·                               | E3   |
|                |          | GND               |                      |                        |                                 | G12  |
|                |          | GND               |                      |                        |                                 | D7   |
|                |          | GND               |                      |                        |                                 | N14  |
|                |          | GND               |                      |                        |                                 | M7   |
|                |          | GND               |                      |                        |                                 | N1   |
|                |          | GND               |                      |                        |                                 | P13  |
|                |          | GND               |                      |                        |                                 | P4   |
|                |          | GND               |                      |                        |                                 | K4   |
|                |          | GND               |                      |                        |                                 | N4   |
|                |          | GND               |                      |                        |                                 | G4   |
|                |          | GND               |                      |                        |                                 | D5   |
|                |          | GND               |                      |                        |                                 | C12  |
|                |          | GND               |                      |                        |                                 | D11  |
|                |          | GND               |                      |                        |                                 | C14  |
|                |          | GND               |                      |                        |                                 | M13  |
|                |          | GND               |                      |                        |                                 | M10  |
|                |          | GND               |                      |                        |                                 | C2   |
|                |          | GND               |                      |                        |                                 | C8   |
|                |          | GND               |                      |                        |                                 | E13  |
|                |          | GND               |                      |                        |                                 | F2   |
|                |          | GND               |                      |                        |                                 | P6   |
|                |          | GND               |                      |                        |                                 | N10  |
|                |          | GND               |                      |                        |                                 | N11  |
|                |          | GND               |                      |                        |                                 | P11  |
|                |          | GNDA1             |                      |                        |                                 | P1   |
|                |          | GNDA2             |                      |                        |                                 | B15  |
|                |          | VCCD_PLL1         |                      |                        |                                 | P2   |
|                |          | VCCD_PLL2         |                      |                        |                                 | B14  |
|                |          | VCCIO1            |                      |                        |                                 | F4   |
|                |          | VCCIO2            |                      |                        |                                 | J4   |



| Bank<br>Number | VREF | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | M164 |
|----------------|------|-------------------|----------------------|------------------------|------------------------------|------|
|                |      | VCCIO3            |                      |                        |                              | M5   |
|                |      | VCCIO3            |                      |                        |                              | M6   |
|                |      | VCCIO4            |                      |                        |                              | M9   |
|                |      | VCCIO4            |                      |                        |                              | N9   |
|                |      | VCCIO5            |                      |                        |                              | L13  |
|                |      | VCCIO6            |                      |                        |                              | D13  |
|                |      | VCCIO7            |                      |                        |                              | C10  |
|                |      | VCCIO7            |                      |                        |                              | C11  |
|                |      | VCCIO8            |                      |                        |                              | B5   |
|                |      | VCCIO8            |                      |                        |                              | C5   |
|                |      | VCCA1             |                      |                        |                              | R1   |
|                |      | VCCA2             |                      |                        |                              | A15  |
|                |      | VCCINT            |                      |                        |                              | D3   |
|                |      | VCCINT            |                      |                        |                              | D6   |
|                |      | VCCINT            |                      |                        |                              | N2   |
|                |      | VCCINT            |                      |                        |                              | D10  |
|                |      | VCCINT            |                      |                        |                              | F12  |
|                |      | VCCINT            |                      |                        |                              | H12  |
|                |      | VCCINT            |                      |                        |                              | M8   |
|                |      | VCCINT            |                      |                        |                              | M11  |

#### Notes:

- (1) If the p pin or n pin is not available for the package, the particular differential pair is not supported.
- (2) For more information about pin definition and pin connection guidelines, refer to the Cyclone 10 LP Device Family Pin Connection Guidelines.



| Bank   | VREF     | Pin Name/Function | Optional Function(s) | Configuration  | Emulated LVDS  | U256 |
|--------|----------|-------------------|----------------------|----------------|----------------|------|
| Number |          |                   |                      | Function       | Output Channel |      |
| B1     | VREFB1N0 | Ю                 |                      |                |                | D4   |
| B1     | VREFB1N0 | IO                |                      |                |                | E5   |
| B1     | VREFB1N0 | IO                |                      |                |                | F5   |
| B1     | VREFB1N0 | IO                |                      |                |                | B1   |
| B1     | VREFB1N0 | IO                |                      |                | DIFFIO_L1p     | C2   |
| B1     | VREFB1N0 | IO                |                      | DATA1,ASDO     | DIFFIO_L1n     | C1   |
| B1     | VREFB1N0 | IO                | VREFB1N0             |                |                | F3   |
| B1     | VREFB1N0 | IO                |                      | FLASH_nCE,nCSO | DIFFIO_L2p     | D2   |
| B1     | VREFB1N0 | IO                |                      |                | DIFFIO_L2n     | D1   |
| B1     | VREFB1N0 | nSTATUS           |                      | nSTATUS        |                | F4   |
| B1     | VREFB1N0 | IO                | DPCLK0               |                | DIFFIO_L4p     | G2   |
| B1     | VREFB1N0 | IO                |                      |                | DIFFIO_L4n     | G1   |
| B1     | VREFB1N0 | IO                |                      | DCLK           |                | H1   |
| B1     | VREFB1N0 | IO                |                      | DATA0          |                | H2   |
| B1     | VREFB1N0 | nCONFIG           |                      | nCONFIG        |                | H5   |
| B1     | VREFB1N0 | TDI               |                      | TDI            |                | H4   |
| B1     | VREFB1N0 | TCK               |                      | TCK            |                | H3   |
| B1     | VREFB1N0 | TMS               |                      | TMS            |                | J5   |
| B1     | VREFB1N0 | TDO               |                      | TDO            |                | J4   |
| B1     | VREFB1N0 | nCE               |                      | nCE            |                | J3   |
| B1     | VREFB1N0 | CLK0              | DIFFCLK_0p           |                |                | E2   |
| B1     | VREFB1N0 | CLK1              | DIFFCLK_0n           |                |                | E1   |
| B2     | VREFB2N0 | CLK2              | DIFFCLK_1p           |                |                | M2   |
| B2     | VREFB2N0 | CLK3              | DIFFCLK_1n           |                |                | M1   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L5p     | J2   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L5n     | J1   |
| B2     | VREFB2N0 | IO                |                      |                |                | J6   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L6p     | K6   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L6n     | L6   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L7p     | K2   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L7n     | K1   |
| B2     | VREFB2N0 | IO                | DPCLK1               |                | DIFFIO_L8p     | L2   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L8n     | L1   |
| B2     | VREFB2N0 | IO                | VREFB2N0             |                |                | L3   |
| B2     | VREFB2N0 | IO                |                      |                | DIFFIO_L9p     | N2   |



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS<br>Output Channel | U256 |
|----------------|----------|-------------------|----------------------|------------------------|---------------------------------|------|
| B2             | VREFB2N0 | IO                |                      |                        | DIFFIO_L9n                      | N1   |
| B2             | VREFB2N0 | IO                | RUP1                 |                        |                                 | K5   |
| B2             | VREFB2N0 | IO                | RDN1                 |                        |                                 | L4   |
| B2             | VREFB2N0 | IO                |                      |                        |                                 | R1   |
| B2             | VREFB2N0 | IO                |                      |                        | DIFFIO_L10p                     | P2   |
| 32             | VREFB2N0 | IO                |                      |                        | DIFFIO_L10n                     | P1   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1p                      | N3   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B1n                      | P3   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B2p                      | R3   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B2n                      | T3   |
| B3             | VREFB3N0 | IO                | DPCLK2               |                        |                                 | T2   |
| 33             | VREFB3N0 | IO                | PLL1_CLKOUTp         |                        |                                 | R4   |
| B3             | VREFB3N0 | IO                | PLL1_CLKOUTn         |                        |                                 | T4   |
| 33             | VREFB3N0 | IO                | _                    |                        | DIFFIO_B4p                      | N5   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B4n                      | N6   |
| B3             | VREFB3N0 | IO                |                      |                        |                                 | M6   |
| 33             | VREFB3N0 | IO                | VREFB3N0             |                        |                                 | P6   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B5p                      | M7   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B5n                      | K8   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B6p                      | R5   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B6n                      | T5   |
| B3             | VREFB3N0 | IO                |                      |                        | DIFFIO_B7p                      | R6   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B7n                      | T6   |
| B3             | VREFB3N0 | IO                |                      |                        |                                 | L7   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B8p                      | R7   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B8n                      | T7   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B9p                      | L8   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B9n                      | M8   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B10p                     | N8   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B10n                     | P8   |
| 33             | VREFB3N0 | IO                |                      |                        | DIFFIO_B11p                     | R8   |
| 33             | VREFB3N0 | Ю                 |                      |                        | DIFFIO_B11n                     | T8   |
| 34             | VREFB4N0 | Ю                 |                      |                        | DIFFIO_B12p                     | R9   |
| B4             | VREFB4N0 | Ю                 |                      |                        | DIFFIO_B12n                     | Т9   |
| B4             | VREFB4N0 | IO                |                      |                        | DIFFIO_B13p                     | K9   |



| Bank   | VREF     | Pin Name/Function | Optional Function(s) | Configuration | Emulated LVDS  | U256 |
|--------|----------|-------------------|----------------------|---------------|----------------|------|
| Number |          |                   |                      | Function      | Output Channel |      |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B13n    | L9   |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B14p    | M9   |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B14n    | N9   |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B15p    | R10  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B15n    | T10  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B16p    | R11  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B16n    | T11  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B17p    | R12  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B17n    | T12  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B18p    | K10  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B18n    | L10  |
| B4     | VREFB4N0 | IO                |                      |               |                | P9   |
| B4     | VREFB4N0 | IO                | VREFB4N0             |               |                | P11  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B19p    | R13  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B19n    | T13  |
| B4     | VREFB4N0 | IO                | RUP2                 |               |                | M10  |
| B4     | VREFB4N0 | IO                | RDN2                 |               |                | N11  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B20p    | T14  |
| B4     | VREFB4N0 | Ю                 | DPCLK3               |               | DIFFIO_B20n    | T15  |
| B4     | VREFB4N0 | IO                |                      |               |                | R14  |
| B4     | VREFB4N0 | Ю                 |                      |               | DIFFIO_B21p    | P14  |
| B4     | VREFB4N0 | IO                |                      |               | DIFFIO_B21n    | L11  |
| B4     | VREFB4N0 | Ю                 |                      |               | DIFFIO_B22p    | M11  |
| B4     | VREFB4N0 | Ю                 |                      |               | DIFFIO_B22n    | N12  |
| B5     | VREFB5N0 | IO                |                      |               |                | N13  |
| B5     | VREFB5N0 | Ю                 |                      |               |                | M12  |
| B5     | VREFB5N0 | Ю                 |                      |               |                | L12  |
| B5     | VREFB5N0 | Ю                 |                      |               |                | K12  |
| B5     | VREFB5N0 | Ю                 | RUP3                 |               |                | N14  |
| B5     | VREFB5N0 | Ю                 | RDN3                 |               |                | P15  |
| B5     | VREFB5N0 | Ю                 |                      |               | DIFFIO_R11n    | P16  |
| B5     | VREFB5N0 | Ю                 |                      |               | DIFFIO_R11p    | R16  |
| B5     | VREFB5N0 | Ю                 |                      |               |                | K11  |
| B5     | VREFB5N0 | Ю                 |                      |               | DIFFIO_R10n    | N16  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R10p    | N15  |



| Bank   | VREF     | Pin Name/Function | Optional Function(s) | Configuration | Emulated LVDS  | U256 |
|--------|----------|-------------------|----------------------|---------------|----------------|------|
| Number |          |                   |                      | Function      | Output Channel |      |
| B5     | VREFB5N0 | IO                | VREFB5N0             |               |                | L14  |
| B5     | VREFB5N0 | IO                |                      |               |                | L13  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R9n     | L16  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R9p     | L15  |
| B5     | VREFB5N0 | IO                |                      |               |                | J11  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R8n     | K16  |
| B5     | VREFB5N0 | IO                | DPCLK4               |               | DIFFIO_R8p     | K15  |
| B5     | VREFB5N0 | IO                |                      | DEV_OE        | DIFFIO_R7n     | J16  |
| B5     | VREFB5N0 | IO                |                      | DEV_CLRn      | DIFFIO_R7p     | J15  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R6n     | J14  |
| B5     | VREFB5N0 | IO                |                      |               | DIFFIO_R6p     | J12  |
| B5     | VREFB5N0 | IO                |                      |               |                | J13  |
| B5     | VREFB5N0 | CLK7              | DIFFCLK_3n           |               |                | M16  |
| B5     | VREFB5N0 | CLK6              | DIFFCLK_3p           |               |                | M15  |
| 36     | VREFB6N0 | CLK5              | DIFFCLK_2n           |               |                | E16  |
| B6     | VREFB6N0 | CLK4              | DIFFCLK_2p           |               |                | E15  |
| B6     | VREFB6N0 | CONF_DONE         |                      | CONF_DONE     |                | H14  |
| B6     | VREFB6N0 | MSEL0             |                      | MSEL0         |                | H13  |
| B6     | VREFB6N0 | MSEL1             |                      | MSEL1         |                | H12  |
| B6     | VREFB6N0 | MSEL2             |                      | MSEL2         |                | G12  |
| B6     | VREFB6N0 | IO                |                      | INIT_DONE     | DIFFIO_R4n     | G16  |
| B6     | VREFB6N0 | IO                |                      | CRC_ERROR     | DIFFIO_R4p     | G15  |
| B6     | VREFB6N0 | IO                |                      |               |                | F13  |
| B6     | VREFB6N0 | Ю                 |                      | nCEO          | DIFFIO_R3n     | F16  |
| B6     | VREFB6N0 | Ю                 |                      | CLKUSR        | DIFFIO_R3p     | F15  |
| B6     | VREFB6N0 | Ю                 | DPCLK5               |               |                | B16  |
| B6     | VREFB6N0 | Ю                 | VREFB6N0             |               |                | F14  |
| B6     | VREFB6N0 | Ю                 |                      |               | DIFFIO_R2n     | D16  |
| 36     | VREFB6N0 | Ю                 |                      |               | DIFFIO_R2p     | D15  |
| 36     | VREFB6N0 | Ю                 |                      |               |                | G11  |
| B6     | VREFB6N0 | Ю                 |                      |               | DIFFIO_R1n     | C16  |
| B6     | VREFB6N0 | Ю                 |                      |               | DIFFIO_R1p     | C15  |
| B7     | VREFB7N0 | Ю                 |                      |               | DIFFIO_T21n    | C14  |
| B7     | VREFB7N0 | Ю                 |                      |               | DIFFIO_T21p    | D14  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T20n    | D11  |



| Bank   | VREF     | Pin Name/Function | Optional Function(s) | Configuration | Emulated LVDS  | U256 |
|--------|----------|-------------------|----------------------|---------------|----------------|------|
| Number |          |                   |                      | Function      | Output Channel |      |
| B7     | VREFB7N0 | Ю                 | DPCLK6               |               | DIFFIO_T20p    | D12  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T19n    | A13  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T19p    | B13  |
| B7     | VREFB7N0 | IO                | PLL2_CLKOUTn         |               | ·              | A14  |
| B7     | VREFB7N0 | IO                | PLL2_CLKOUTp         |               |                | B14  |
| B7     | VREFB7N0 | IO                | RUP4                 |               |                | E11  |
| B7     | VREFB7N0 | IO                | RDN4                 |               |                | E10  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T18n    | A12  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T18p    | B12  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T17n    | A11  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T17p    | B11  |
| B7     | VREFB7N0 | IO                | VREFB7N0             |               | ·              | C11  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T16n    | F10  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T16p    | F9   |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T15n    | F11  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T15p    | A15  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T14n    | A10  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T14p    | B10  |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T13n    | C9   |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T13p    | D9   |
| B7     | VREFB7N0 | IO                |                      |               |                | E9   |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T12n    | A9   |
| B7     | VREFB7N0 | IO                |                      |               | DIFFIO_T12p    | B9   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T11n    | A8   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T11p    | B8   |
| B8     | VREFB8N0 | IO                |                      |               |                | C8   |
| B8     | VREFB8N0 | IO                |                      |               |                | D8   |
| B8     | VREFB8N0 | IO                |                      | DATA2         | DIFFIO_T10n    | E8   |
| B8     | VREFB8N0 | IO                |                      | DATA3         | DIFFIO_T10p    | F8   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T9n     | A7   |
| B8     | VREFB8N0 | IO                |                      | DATA4         | DIFFIO_T9p     | B7   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T8n     | F6   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T8p     | F7   |
| B8     | VREFB8N0 | IO                | VREFB8N0             |               |                | C6   |
| B8     | VREFB8N0 | IO                |                      |               | DIFFIO_T7n     | A6   |



| Bank<br>Number | VREF     | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | U256 |
|----------------|----------|-------------------|----------------------|------------------------|------------------------------|------|
| Number         |          |                   |                      | Function               | Output Channel               |      |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T7p                   | B6   |
| B8             | VREFB8N0 | IO                |                      | DATA5                  |                              | E7   |
| B8             | VREFB8N0 | IO                |                      | DATA6                  |                              | E6   |
| B8             | VREFB8N0 | IO                |                      | DATA7                  | DIFFIO_T6n                   | A5   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T5n                   | A2   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T5p                   | B5   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T4n                   | A4   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T4p                   | B4   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T3p                   | D6   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T2n                   | A3   |
| B8             | VREFB8N0 | IO                | DPCLK7               |                        | DIFFIO_T2p                   | B3   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T1n                   | C3   |
| B8             | VREFB8N0 | IO                |                      |                        | DIFFIO_T1p                   | D3   |
|                |          | GND               |                      |                        |                              | H7   |
|                |          | GND               |                      |                        |                              | H8   |
|                |          | GND               |                      |                        |                              | H9   |
|                |          | GND               |                      |                        |                              | H10  |
|                |          | GND               |                      |                        |                              | J7   |
|                |          | GND               |                      |                        |                              | J8   |
|                |          | GND               |                      |                        |                              | J9   |
|                |          | GND               |                      |                        |                              | J10  |
|                |          | GND               |                      |                        |                              | B2   |
|                |          | GND               |                      |                        |                              | B15  |
|                |          | GND               |                      |                        |                              | C5   |
|                |          | GND               |                      |                        |                              | C12  |
|                |          | GND               |                      |                        |                              | D7   |
|                |          | GND               |                      |                        |                              | D10  |
|                |          | GND               |                      |                        |                              | E4   |
|                |          | GND               |                      |                        |                              | E13  |
|                |          | GND               |                      |                        |                              | G4   |
|                |          | GND               |                      |                        |                              | G13  |
|                |          | GND               |                      |                        |                              | K4   |
|                |          | GND               |                      |                        |                              | K13  |
|                |          | GND               |                      |                        |                              | M4   |
|                |          | GND               |                      |                        |                              | M13  |



| Bank<br>Number | VREF | Pin Name/Function | Optional Function(s) | Configuration Function | Emulated LVDS Output Channel | U256 |
|----------------|------|-------------------|----------------------|------------------------|------------------------------|------|
|                |      | GND               |                      |                        |                              | N7   |
|                |      | GND               |                      |                        |                              | N10  |
|                |      | GND               |                      |                        |                              | P5   |
|                |      | GND               |                      |                        |                              | P12  |
|                |      | GND               |                      |                        |                              | R2   |
|                |      | GND               |                      |                        |                              | R15  |
|                |      | GND               |                      |                        |                              | H16  |
|                |      | GND               |                      |                        |                              | H15  |
|                |      | GND               |                      |                        |                              | D5   |
|                |      | GND               |                      |                        |                              | F1   |
|                |      | GND               |                      |                        |                              | F2   |
|                |      | GND               |                      |                        |                              | G5   |
|                |      | GNDA1             |                      |                        |                              | M5   |
|                |      | GNDA2             |                      |                        |                              | E12  |
|                |      | VCCD_PLL1         |                      |                        |                              | N4   |
|                |      | VCCD_PLL2         |                      |                        |                              | D13  |
|                |      | VCCIO1            |                      |                        |                              | E3   |
|                |      | VCCIO1            |                      |                        |                              | G3   |
|                |      | VCCIO2            |                      |                        |                              | K3   |
|                |      | VCCIO2            |                      |                        |                              | M3   |
|                |      | VCCIO3            |                      |                        |                              | P4   |
|                |      | VCCIO3            |                      |                        |                              | P7   |
|                |      | VCCIO3            |                      |                        |                              | T1   |
|                |      | VCCIO4            |                      |                        |                              | P10  |
|                |      | VCCIO4            |                      |                        |                              | P13  |
|                |      | VCCIO4            |                      |                        |                              | T16  |
|                |      | VCCIO5            |                      |                        |                              | K14  |
|                |      | VCCIO5            |                      |                        |                              | M14  |
|                |      | VCCIO6            |                      |                        |                              | E14  |
|                |      | VCCIO6            |                      |                        |                              | G14  |
|                |      | VCCIO7            |                      |                        |                              | A16  |
|                |      | VCCIO7            |                      |                        |                              | C10  |
|                |      | VCCIO7            |                      |                        |                              | C13  |
|                |      | VCCIO8            |                      |                        |                              | A1   |
|                |      | VCCIO8            |                      |                        |                              | C4   |



Notes (1), (2)

| Bank   | VREF | Pin Name/Function | Optional Function(s) | Configuration | Emulated LVDS  | U256 |
|--------|------|-------------------|----------------------|---------------|----------------|------|
| Number |      |                   |                      | Function      | Output Channel |      |
|        |      | VCCIO8            |                      |               |                | C7   |
|        |      | VCCA1             |                      |               |                | L5   |
|        |      | VCCA2             |                      |               |                | F12  |
|        |      | VCCINT            |                      |               |                | G6   |
|        |      | VCCINT            |                      |               |                | G7   |
|        |      | VCCINT            |                      |               |                | G8   |
|        |      | VCCINT            |                      |               |                | G9   |
|        |      | VCCINT            |                      |               |                | G10  |
|        |      | VCCINT            |                      |               |                | H6   |
|        |      | VCCINT            |                      |               |                | H11  |
|        |      | VCCINT            |                      |               |                | K7   |

#### Notes:

- (1) If the p pin or n pin is not available for the package, the particular differential pair is not supported.
- (2) For more information about pin definition and pin connection guidelines, refer to the Cyclone 10 LP Device Family Pin Connection Guidelines.



| Date          | Version    | Changes                                                         |  |
|---------------|------------|-----------------------------------------------------------------|--|
| February 2017 | 2017.02.13 | Initial release.                                                |  |
| March 2017    | 2017.03.16 | Updated I/O and LVDS pins for Pin List M164.                    |  |
| May 2017      | 2017.05.19 | Updated description for the Configuration pins.                 |  |
| March 2019    | 2019.03.29 | Added DPCLK and CDPCLK support in optional function pin column. |  |