## **BOOTH MULTIPLIER:**

## (i) Power Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved. | Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019 : Mon Apr 22 14:31:26 2024 I Date : DHEEKSHITHA running 64-bit major release (build 9200) | Host : report\_power -file booth\_multiplier\_power\_routed.rpt -pb | Command booth\_multiplier\_power\_summary\_routed.pb -rpx booth\_multiplier\_power\_routed.rpx : booth\_multiplier | Design : xc7a35tcpg236-1 | Device | Design State : routed Grade : commercial : typical | Process | Characterization : Production Power Report **Table of Contents** 1. Summary 1.1 On-Chip Components 1.2 Power Supply Summary 1.3 Confidence Level 2. Settings 2.1 Environment 2.2 Clock Constraints 3. Detailed Reports 3.1 By Hierarchy 1. Summary | Total On-Chip Power (W) | 43.564 (Junction temp exceeded!) | | Design Power Budget (W) | Unspecified\* | Power Budget Margin (W) | NA | Dynamic (W) | 43.078 I

### 1.1 On-Chip Components

-----

```
+-----+
         | Power (W) | Used | Available | Utilization (%) |
On-Chip
+-----+
                         --- |
| Slice Logic | 1.872 |
                   140 |
| LUT as Logic | 1.872 |
                    128 |
                         20800 |
                                   0.621
| Signals
      | 2.096 |
                 156 |
                        --- |
| I/O
       | 39.110 |
                 32 |
                       106 |
                               30.19
| Static Power | 0.486 |
                     | Total
        | 43.564 |
```

#### 1.2 Power Supply Summary

```
| Source | Voltage (V) | Total (A) | Dynamic (A) | Static (A) |
+----+
| Vccint |
             1.000 | 4.373 |
                               4.032 |
                                        0.341 |
| Vccaux |
             1.800 |
                      1.484 |
                                1.431 |
                                         0.053 |
Vcco33
             3.300 |
                      11.053 |
                                11.052 |
                                          0.001 |
Vcco25
             2.500 |
                      0.000 |
                                0.000 |
                                         0.000 |
| Vcco18 |
              1.800 |
                      0.000|
                                0.000 |
                                         0.000 |
| Vcco15 |
              1.500 |
                      0.000 |
                                0.000
                                         0.000
| Vcco135 |
              1.350 |
                       0.000|
                                 0.000|
                                          0.000
| Vcco12 |
              1.200 |
                      0.000 |
                                0.000 |
                                         0.000 |
| Vccaux io |
              1.800 |
                       0.000
                                 0.000 |
                                          0.000 |
| Vccbram |
              1.000 |
                                 0.000 |
                                          0.010 |
                       0.010 |
```

<sup>\*</sup> Specify Design Power Budget using, set\_operating\_conditions -design\_power\_budget <value in Watts>

| MGTAVcc   1.000   0.000   0.000   0.000     MGTAVtt   1.200   0.000   0.000   0.000     Vccadc   1.800   0.020   0.000   0.020   ++                                                                                                                                                                                                                           |            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1.3 Confidence Level                                                                                                                                                                                                                                                                                                                                          |            |
| +                                                                                                                                                                                                                                                                                                                                                             | +          |
| User Input Data   Confidence   Details                                                                                                                                                                                                                                                                                                                        | Action     |
| <br>                                                                                                                                                                                                                                                                                                                                                          | +          |
| Design implementation state   High   Design is routed                                                                                                                                                                                                                                                                                                         | I          |
| Clock nodes activity   High   User specified more than 95% of clock                                                                                                                                                                                                                                                                                           | rs         |
| I/O nodes activity   Low   More than 75% of inputs are missing us<br>  Provide missing input activity with simulation results or by editing the "By Re<br>  I/Os" view  <br>  Internal nodes activity   Medium   User specified less than 25% of inte<br>  Provide missing internal nodes activity with simulation results or by editing the<br>  Type" views | rnal nodes |
| Device models   High   Device models are Production                                                                                                                                                                                                                                                                                                           | 1          |
|                                                                                                                                                                                                                                                                                                                                                               |            |
| Overall confidence level   Low                                                                                                                                                                                                                                                                                                                                |            |
| <br>                                                                                                                                                                                                                                                                                                                                                          | +          |
| +                                                                                                                                                                                                                                                                                                                                                             |            |
| 2. Settings                                                                                                                                                                                                                                                                                                                                                   |            |
| 2.1 Environment                                                                                                                                                                                                                                                                                                                                               |            |
| ++                                                                                                                                                                                                                                                                                                                                                            |            |
| Ambient Temp (C)   25.0  <br>  ThetaJA (C/W)   5.0                                                                                                                                                                                                                                                                                                            |            |

```
| Airflow (LFM)
              | 250
| Heat Sink
             | medium (Medium Profile) |
| ThetaSA (C/W)
              | 4.6
               | medium (10"x10")
| Board Selection
| # of Board Layers | 12to15 (12 to 15 Layers) |
| Board Temperature (C) | 25.0
+-----+
2.2 Clock Constraints
+----+
| Clock | Domain | Constraint (ns) |
+----+
3. Detailed Reports
3.1 By Hierarchy
_____
+----+
| Name
       | Power (W) |
+----+
| booth_multiplier | 43.078 |
+----+
```



# (ii) Clock Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.

\_\_\_\_\_

| Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019

Date: Mon Apr 22 14:31:26 2024

| Host : DHEEKSHITHA running 64-bit major release (build 9200)

| Command : report\_clock\_utilization -file booth\_multiplier\_clock\_utilization\_routed.rpt

| Design : booth\_multiplier | Device : 7a35t-cpg236

| Speed File : -1 PRODUCTION 1.23 2018-06-13

| Design State : Routed

\_\_\_\_\_

#### Clock Utilization Report

#### **Table of Contents**

- 1. Clock Primitive Utilization
- 2. Global Clock Resources
- 3. Global Clock Source Details
- 4. Clock Regions: Key Resource Utilization
- 5. Clock Regions: Global Clock Summary
- 1. Clock Primitive Utilization

+-----+ | Type | Used | Available | LOC | Clock Region | Pblock | +-----+ |BUFGCTRL| 0| 32| 0| 0| 0| |BUFH | 0 | 72 | 0 | 0 | 0 | |BUFIO | 0 | 20 | 0 | 0 | 0 | |BUFMR | 0| 10| 0| 0 | 0 | |BUFR | 0| 20| 0| 01 01 |MMCM | 0| 5| 0| 0 | 0 | |PLL | 0| 5| 0| 0 | 0 | +----+ 2. Global Clock Resources \_\_\_\_\_ ----+ | Global Id | Source Id | Driver Type/Pin | Constraint | Site | Clock Region | Load Clock Region | Clock Loads | Non-Clock Loads | Clock Period | Clock | Driver Pin | Net | ----+ \* Clock Loads column represents the clock pin loads (pin count) \*\* Non-Clock Loads column represents the non-clock pin loads (pin count) 3. Global Clock Source Details ----------+ | Source Id | Global Id | Driver Type/Pin | Constraint | Site | Clock Region | Clock Loads | Non-Clock Loads | Source Clock Period | Source Clock | Driver Pin | Net | \_\_\_\_\_+ \* Clock Loads column represents the clock pin loads (pin count)

4. Clock Regions: Key Resource Utilization

\*\* Non-Clock Loads column represents the non-clock pin loads (pin count)

| +        |          | +      |         | -+     |         | -+      |       | +     |        | +       |          | +-    |       |       | +    |     |
|----------|----------|--------|---------|--------|---------|---------|-------|-------|--------|---------|----------|-------|-------|-------|------|-----|
| +        |          | +      |         | +      |         | +       |       | -+    |        | +       |          | +     |       | +     |      |     |
| +        |          |        |         |        |         |         |       |       |        |         |          |       |       |       |      |     |
| I        | 10       | Global | Clock   | ΙВ     | UFRs    | ı       | BUFM  | 1Rs   | BI     | JFIOs   | <b>3</b> | MMO   | СМ    | I     | PLL  | ١   |
| •        | PC       | I      | ILOGI   | •      |         | •       |       |       | •      | LUTM    | ιİ       | RAM   | 1B18  |       |      | ·   |
| RAMB36   |          | •      |         | •      |         |         | •     |       | '      |         | '        |       |       | •     |      |     |
| +        |          | +      | +       | +      | +       | +       | +     | +-    | +-     | +       |          | +     | -+    | +     | +    |     |
| ++-      | +-       | +      | +-      | +      | +       |         | -+    | +     | +      | +       | +        | +     | +     |       | +    | -+- |
| +        | +        |        |         |        |         |         |       |       |        |         |          |       |       |       |      |     |
| Clock R  | egion    | Name   | e I Use | d I Av | ail   U | sed I   | Avail | l Use | d I Av | ail   U | sed I    | Avail | l Use | d I A | vail |     |
| Used   A | •        |        | •       | •      | •       |         |       | •     | •      | •       |          |       | •     |       |      | ail |
| Used   A | vail   l | Jsed   | Avail   | Used   | ∐Ava    | il İ    | •     |       |        | •       | •        | •     | ·     |       | •    |     |
| +        |          | +      | +       | +      | +       | ·<br>·+ | +     | +     | +      | +       |          | +     | -+    | +     | +    |     |
| ++-      | +-       | +      | +-      | +      | +       |         | +     | +     | +      | +       | +        | +     | +     |       | +    | -+- |
| +        | +        |        |         |        |         |         |       |       |        |         |          |       |       |       |      |     |
| X0Y0     |          | 0      | 12      | 0      | 4       | 0       | 2     | 0     | 4      | 0       | 1        | 0     | 1     | 0     | 0    | 0   |
| 0   0    | 50       | 0      | 50      | 0   1  | 200     | 0       | 400   | 0     | 20     | 0       | 10       | 0     | 20    |       |      |     |
| X1Y0     |          | 0      | 12      | 0      | 4       | 0       | 2     | 0     | 4      | 0       | 1        | 0     | 1     | 0     | 0    | 0   |
| 0   0    | 50       | 0      | 50      | 0   1  | 500     | 0       | 450   | 0     | 40     | 0       | 20       | 0     | 20    |       |      |     |
| X0Y1     |          | 0      | 12      | 0      | 4       | 0       | 2     | 0     | 4      | 0       | 1        | 0     | 1     | 0     | 0    | 0   |
| 0   0    | 50       | 0      | 50      | 0   1  | 200     | 0       | 400   | 0     | 20     | 0       | 10       | 0     | 20    |       |      |     |
| X1Y1     |          | 0      | 12      | 0      | 4       | 0       | 2     | 0     | 4      | 0       | 1        | 0     | 1     | 0     | 0    | 0   |
| 0   0    | 50       | 0      | 50      | 0   1  | 500     | 0       | 450   | 0     | 40     | 0       | 20       | 0     | 20    |       |      |     |
| X0Y2     |          | 0      | 12      | 0      | 4       | 0       | 2     | 0     | 4      | 0       | 1        | 0     | 1     | 0     | 0    | 0   |
| 0  0     | 50       | 0      | 50      | 0   1  | 800     | 0       | 400   | 0     | 20     | 0       | 10       | 0     | 20    |       |      |     |
| X1Y2     |          | 0      | 12      | 0      | 0       | 0       | 0     | 0     | 0      | 0       | 0        | 0     | 0     | 0     | 4    | 0   |
| 1  0     | 0        | 0      | 0   0   | )   95 | 50   0  | )  3    | 00    | 0     | 10     | 0       | 5        | 0   2 | 20    |       |      |     |
| +        |          | +      | +       | +      | +       | +       | +     | +-    | +-     | +       |          | +     | -+    | +     | +    |     |
| ++-      | +-       | +      | +-      | +      | +       |         | -+    | +     | +      | +       | +        | +     | +     |       | +    | -+- |
| +        | +        |        |         |        |         |         |       |       |        |         |          |       |       |       |      |     |

# 5. Clock Regions: Global Clock Summary

-----

## All Modules

+---+---+ | |X0|X1| +---+---+ |Y2|0|0| |Y1|0|0| |Y0|0|0| +---+---+

<sup>\*</sup> Global Clock column represents track count; while other columns represents cell counts

# Location of IO Primitives which is load of clock spine

# Location of clock ports

## **WALLACE MULTIPIER:**

## (i) Power Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.

\_\_\_\_\_

.....

| Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019

| Date : Mon Apr 22 14:46:52 2024

| Host : DHEEKSHITHA running 64-bit major release (build 9200)

| Command : report\_power -file wallace\_tree\_multiplier\_power\_routed.rpt -pb

wallace tree multiplier power summary routed.pb -rpx

wallace\_tree\_multiplier\_power\_routed.rpx | Design : wallace\_tree\_multiplier

Device: xc7a35tcpg236-1

| Design State : routed | Grade : commercial | Process : typical | Characterization : Production

\_\_\_\_\_\_

\_\_\_\_\_

#### Power Report

#### **Table of Contents**

- 1. Summary
- 1.1 On-Chip Components
- 1.2 Power Supply Summary
- 1.3 Confidence Level
- 2. Settings
- 2.1 Environment
- 2.2 Clock Constraints
- 3. Detailed Reports
- 3.1 By Hierarchy

## 1. Summary

-----

```
| Total On-Chip Power (W) | 41.038 (Junction temp exceeded!) |
| Design Power Budget (W) | Unspecified*
| Power Budget Margin (W) | NA
| Dynamic (W)
                 | 40.552
| Device Static (W)
                      0.486
| Effective TJA (C/W)
                     | 5.0
| Max Ambient (C)
                      0.0
| Junction Temperature (C) | 125.0
| Confidence Level
                      Low
| Setting File
                   |---
| Simulation Activity File | ---
| Design Nets Matched | NA
```

## 1.1 On-Chip Components

-----



## 1.2 Power Supply Summary

<sup>\*</sup> Specify Design Power Budget using, set\_operating\_conditions -design\_power\_budget <value in Watts>

| Vccaux    | 1.800 | 1.434  | 1.380  | 0.053 |
|-----------|-------|--------|--------|-------|
| Vcco33    | 3.300 | 10.661 | 10.660 | 0.001 |
| Vcco25    | 2.500 | 0.000  | 0.000  | 0.000 |
| Vcco18    | 1.800 | 0.000  | 0.000  | 0.000 |
| Vcco15    | 1.500 | 0.000  | 0.000  | 0.000 |
| Vcco135   | 1.350 | 0.000  | 0.000  | 0.000 |
| Vcco12    | 1.200 | 0.000  | 0.000  | 0.000 |
| Vccaux_io | 1.800 | 0.000  | 0.000  | 0.000 |
| Vccbram   | 1.000 | 0.010  | 0.000  | 0.010 |
| MGTAVcc   | 1.000 | 0.000  | 0.000  | 0.000 |
| MGTAVtt   | 1.200 | 0.000  | 0.000  | 0.000 |
| Vccadc    | 1.800 | 0.020  | 0.000  | 0.020 |
| +         | +     | +      | +      | +     |

## 1.3 Confidence Level

| Action | User Input Data | Confidence | Details | Design implementation state | High | Design is routed | Clock nodes activity | User specified more than 95% of clocks | High I/O nodes activity Low | More than 75% of inputs are missing user specification | Provide missing input activity with simulation results or by editing the "By Resource Type -> I/Os" view | | Internal nodes activity | Medium | User specified less than 25% of internal nodes Provide missing internal nodes activity with simulation results or by editing the "By Resource Type" views | | Device models | Device models are Production | High | Overall confidence level | Low

| 2. Settings                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.1 Environment                                                                                                                                                                                                                                                                    |
| ++    Ambient Temp (C)   25.0      ThetaJA (C/W)   5.0      Airflow (LFM)   250      Heat Sink   medium (Medium Profile)      ThetaSA (C/W)   4.6      Board Selection   medium (10"x10")      # of Board Layers   12to15 (12 to 15 Layers)      Board Temperature (C)   25.0    + |
| 2.2 Clock Constraints                                                                                                                                                                                                                                                              |
| ++<br>  Clock   Domain   Constraint (ns)  <br>++                                                                                                                                                                                                                                   |
| 3. Detailed Reports                                                                                                                                                                                                                                                                |
| 3.1 By Hierarchy                                                                                                                                                                                                                                                                   |
| ++<br>  Name                                                                                                                                                                                                                                                                       |
| ++<br>  wallace_tree_multiplier   40.552                                                                                                                                                                                                                                           |

+----+



## (ii) Clock Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.

| Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019

| Date : Mon Apr 22 14:46:52 2024

| Host : DHEEKSHITHA running 64-bit major release (build 9200)

| Command : report\_clock\_utilization -file wallace\_tree\_multiplier\_clock\_utilization\_routed.rpt

| Design : wallace\_tree\_multiplier

| Device : 7a35t-cpg236

| Speed File : -1 PRODUCTION 1.23 2018-06-13

| Design State : Routed

\_\_\_\_\_\_

#### **Clock Utilization Report**

#### **Table of Contents**

- 1. Clock Primitive Utilization
- 2. Global Clock Resources
- 3. Global Clock Source Details
- 4. Clock Regions: Key Resource Utilization
- 5. Clock Regions: Global Clock Summary

| 1. Clock Primitive Utilization                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ++   Type   Used   Available   LOC   Clock Region   Pblock                                                                                                                      |
| ++  BUFGCTRL  0  32  0  0  0   BUFH   0  72  0  0  0   BUFIO   0  20  0  0  0   BUFMR   0  10  0  0  0   BUFR   0  20  0  0  0   MMCM   0  5  0  0  0   PLL   0  5  0  0  0  ++ |
| 2. Global Clock Resources                                                                                                                                                       |
| +++++++                                                                                                                                                                         |
| ** Non-Clock Loads column represents the non-clock pin loads (pin count)                                                                                                        |
| 3. Global Clock Source Details                                                                                                                                                  |
| +++++++                                                                                                                                                                         |

4. Clock Regions: Key Resource Utilization

----+

<sup>\*</sup> Clock Loads column represents the clock pin loads (pin count)
\*\* Non-Clock Loads column represents the non-clock pin loads (pin count)

| +         |          | -+       | +         |           | +         |         | +     |        | +       |         | +      |      | +     |         |     |
|-----------|----------|----------|-----------|-----------|-----------|---------|-------|--------|---------|---------|--------|------|-------|---------|-----|
| +         |          | +        | +         |           | -+        |         | -+    |        | +       |         | +      |      | +     |         |     |
| +         |          |          |           |           |           |         |       |        |         |         |        |      |       |         |     |
|           | (        | Global C | lock      | BUFRs     | ;         | BUFM    | lRs   | Bl     | JFIOs   | - 1     | MMC    | M    | I     | PLL     |     |
| GT        | PC       |          | OGIC      | OL        | OGIC      |         | FF    |        | LUTM    | İ       | RAM    | B18  | Ì     |         | •   |
| RAMB36    |          | DSP48I   | Ξ2        |           |           | ·       |       |        |         |         |        |      |       |         |     |
| +         | ·        | -+       | ·<br>+-   | +         | +         | +       | +-    | +-     | +       |         | ·      | +    | -+    | +       |     |
| ++        | +-       | +        | +         | +         | <b></b>   | +       | +     | +      | +       | +       | +      | +    |       |         | -+- |
| +         | +        |          |           |           |           |         |       |        |         |         |        |      |       |         |     |
| Clock R   | egion    | Name     | Used      | Avail   L | Jsed      | Avail   | Use   | d   Av | ail   U | sed     | Avail  | Used | A   b | /ail    |     |
| Used   A  | vail   l | Jsed   A | vail   Us | sed   Ava | ail   Us  | sed   A | .vail | Used   | Avai    | il   Us | ed   A | vail | Used  | d   Ava | ail |
| Used   Av | vail   l | Jsed   A | vail   Us | sed   Ava | ail       | •       | ·     |        | •       | •       | •      | ·    |       | •       | ·   |
| +         | ·        | .++      | ·+-       | +         | ·+        | +       | +-    | +-     | +       |         | ·      | +    | -+    | +       |     |
| ++        | +-       | +        | +         | +         | <b></b>   | +       | +     | +      | +       | +       | +      | +    |       |         | -+- |
| +         | +        |          |           |           |           |         |       |        |         |         |        |      |       |         |     |
| X0Y0      |          | 0        | 12        | 0   4     | 0         | 2       | 0     | 4      | 0       | 1       | 0      | 1  ( | 0     | 0       | 0   |
| 0   0     | 50       | 0   5    | 0   0     | 1200      | 0         | 400     | 0     | 20     | 0       | 10      | 0      | 20   |       |         |     |
| X1Y0      |          | 0        | 12        | 0   4     | 0         | 2       | 0     | 4      | 0       | 1       | 0      | 1    | 0     | 0       | 0   |
| 0   0     | 50       | 0   5    | 0   0     | 1500      | 0         | 450     | 0     | 40     | 0       | 20      | 0      | 20   |       |         |     |
| X0Y1      |          | 0        | 12        | 0   4     | 0         | 2       | 0     | 4      | 0       | 1       | 0      | 1    | 0     | 0       | 0   |
| 0   0     | 50       | 0   5    | 0   0     | 1200      | 0         | 400     | 0     | 20     | 0       | 10      | 0      | 20   |       |         |     |
| X1Y1      |          | 0        | 12        | 0   4     | 0         | 2       | 0     | 4      | 0       | 1       | 0      | 1    | 0     | 0       | 0   |
| 0   0     | 50       | 0   5    | 0   0     | 1500      | 0         | 450     | 0     | 40     | 0       | 20      | 0      | 20   |       |         |     |
| X0Y2      |          | 0        | 12        | 0   4     | 0         | 2       | 0     | 4      | 0       | 1       | 0      | 1    | 0     | 0       | 0   |
| 0   0     | 50       | 0   5    | 0   0     | 1800      | 0         | 400     | 0     | 20     | 0       | 10      | 0      | 20   |       |         |     |
| X1Y2      |          | 0        | 12        | 0  0      | 0         | 0       | 0     | 0      | 0       | 0       | 0      | 0    | 0     | 4       | 0   |
| 1  0      | 0        | 0   0    | 0         | 950       | 0   3     | 00      | 0     | 10     | 0       | 5       | 0   2  | 0    |       |         |     |
| +         |          | -+1      | +-        | +         | +         | +       | +-    | +-     | +       |         | ·      | +    | -+    | +       |     |
| ++        | +-       | +        | +         | +         | <b></b> - | +       | +     | +      | +       | +       | +      | +-   |       | ·       | -+- |
| +         | +        |          |           |           |           |         |       |        |         |         |        |      |       |         |     |

# 5. Clock Regions : Global Clock Summary

-----

```
All Modules
+---+---+
| | X0 | X1 |
+---+---+
| Y2 | 0 | 0 |
| Y1 | 0 | 0 |
```

|Y0|0|0|

<sup>\*</sup> Global Clock column represents track count; while other columns represents cell counts

+----+

# Location of IO Primitives which is load of clock spine

# Location of clock ports

# **KOGGE STONE:**

# (i) Power Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.

| Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019

Date : Mon Apr 22 14:50:37 2024

| Host : LAPTOP-KRH96HJU running 64-bit major release (build 9200)

| Command : report\_power -file kogg\_power\_routed.rpt -pb kogg\_power\_summary\_routed.pb -rpx kogg\_power\_routed.rpx

| Design : kogg

: xc7a35tcpg236-1 | Device

| Design State : routed : commercial | Grade | Process : typical

| Characterization : Production

**Power Report Table of Contents** \_\_\_\_\_ 1. Summary 1.1 On-Chip Components 1.2 Power Supply Summary 1.3 Confidence Level 2. Settings 2.1 Environment 2.2 Clock Constraints 3. Detailed Reports 3.1 By Hierarchy 1. Summary | Total On-Chip Power (W) | 4.892 | Design Power Budget (W) | Unspecified\* | | Power Budget Margin (W) | NA | Dynamic (W) | 4.804 | Device Static (W) 880.0 | Effective TJA (C/W) | 5.0 | Max Ambient (C) | 60.5 | Junction Temperature (C) | 49.5 | Confidence Level Low | Setting File ---| Simulation Activity File | ---| Design Nets Matched | NA +----+ \* Specify Design Power Budget using, set\_operating\_conditions -design\_power\_budget <value in Watts> 1.1 On-Chip Components +-----+----+-----+ | Power (W) | Used | Available | Utilization (%) |

```
| Slice Logic | 0.066 | 15 | --- | --- |

| LUT as Logic | 0.066 | 13 | 20800 | 0.06 |

| Signals | 0.163 | 31 | --- | --- |

| I/O | 4.575 | 25 | 106 | 23.58 |

| Static Power | 0.088 | | | | |

| Total | 4.892 | | | |
```

## 1.2 Power Supply Summary

-----

| +           | +         | +         | +          | +               |
|-------------|-----------|-----------|------------|-----------------|
| Source   Vo | Itage (V) | Total (A) | Dynamic (A | A)   Static (A) |
| ++          | +         | +         | +          | +               |
| Vccint      | 1.000     | 0.318     | 0.293      | 0.024           |
| Vccaux      | 1.800     | 0.383     | 0.369      | 0.014           |
| Vcco33      | 3.300     | 0.000     | 0.000      | 0.000           |
| Vcco25      | 2.500     | 0.000     | 0.000      | 0.000           |
| Vcco18      | 1.800     | 2.138     | 2.137      | 0.001           |
| Vcco15      | 1.500     | 0.000     | 0.000      | 0.000           |
| Vcco135     | 1.350     | 0.000     | 0.000      | 0.000           |
| Vcco12      | 1.200     | 0.000     | 0.000      | 0.000           |
| Vccaux_io   | 1.800     | 0.000     | 0.000      | 0.000           |
| Vccbram     | 1.000     | 0.000     | 0.000      | 0.000           |
| MGTAVcc     | 1.000     | 0.000     | 0.000      | 0.000           |
| MGTAVtt     | 1.200     | 0.000     | 0.000      | 0.000           |
| Vccadc      | 1.800     | 0.020     | 0.000      | 0.020           |
| +           | ·+        | +         | +          | +               |

#### 1.3 Confidence Level



| I/O nodes activity   Low   More than 75% of inputs are missing user specification                        |  |
|----------------------------------------------------------------------------------------------------------|--|
| Provide missing input activity with simulation results or by editing the "By Resource Type -> I/Os" view |  |
| Internal nodes activity   Medium   User specified less than 25% of internal nodes                        |  |
| Provide missing internal nodes activity with simulation results or by editing the "By Resource           |  |
| Type" views                                                                                              |  |
| Device models   High   Device models are Production                                                      |  |
|                                                                                                          |  |
|                                                                                                          |  |
| Overall confidence level   Low                                                                           |  |
|                                                                                                          |  |
| +                                                                                                        |  |
| +                                                                                                        |  |
|                                                                                                          |  |
| 2. Settings                                                                                              |  |
| 2. Settings                                                                                              |  |
|                                                                                                          |  |
| 2.1 Environment                                                                                          |  |
|                                                                                                          |  |
|                                                                                                          |  |
| ++                                                                                                       |  |
| Ambient Temp (C)   25.0                                                                                  |  |
| ThetaJA (C/W)   5.0  <br>  Airflow (LFM)   250                                                           |  |
| Heat Sink   medium (Medium Profile)                                                                      |  |
| ThetaSA (C/W)                                                                                            |  |
| Board Selection   medium (10"x10")                                                                       |  |
| # of Board Layers   12to15 (12 to 15 Layers)                                                             |  |
| Board Temperature (C)   25.0                                                                             |  |
| ++                                                                                                       |  |
|                                                                                                          |  |
| 2.2 Clock Constraints                                                                                    |  |
|                                                                                                          |  |
|                                                                                                          |  |
| ++++                                                                                                     |  |
| Clock   Domain   Constraint (ns)                                                                         |  |
| TTTT                                                                                                     |  |
|                                                                                                          |  |
| 3. Detailed Reports                                                                                      |  |
|                                                                                                          |  |

## 3.1 By Hierarchy

-----

+----+ | Name | Power (W) | +----+ | kogg | 4.804 |

+----+



# (ii) Clock Utilization Report:

Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.

\_\_\_\_\_

| Tool Version : Vivado v.2019.2 (win64) Build 2708876 Wed Nov 6 21:40:23 MST 2019

| Date : Mon Apr 22 14:50:37 2024

| Host : LAPTOP-KRH96HJU running 64-bit major release (build 9200) | Command : report\_clock\_utilization -file kogg\_clock\_utilization\_routed.rpt

| Design : kogg

| Device : 7a35t-cpg236

| Speed File : -1 PRODUCTION 1.23 2018-06-13

| Design State : Routed

\_\_\_\_\_

## Clock Utilization Report

#### **Table of Contents**

-----

- 1. Clock Primitive Utilization
- 2. Global Clock Resources
- 3. Global Clock Source Details
- 4. Clock Regions: Key Resource Utilization
- 5. Clock Regions: Global Clock Summary
- 1. Clock Primitive Utilization

\_\_\_\_\_

| +     | ++        | ++             | +            |        | ŀ      |
|-------|-----------|----------------|--------------|--------|--------|
| Type  | Used   Av | /ailable   LOC | Clock F      | Region | Pblock |
| +     | ++        | +              | +            |        | ŀ      |
| BUFGC | TRL  0    | 32   0         | 0            | 0      |        |
| BUFH  | 0         | 72   0         | 0            | 0      |        |
| BUFIO | 0         | 20   0         | 0            | 0      |        |
| BUFMR | 1 0       | 10   0         | 0            | 0      |        |
| BUFR  | 0         | 20   0         | 0            | 0      |        |
| MMCM  | 0         | 5  0           | 0            | 0      |        |
| PLL   | 0         | 5   0          | 0   0        |        |        |
| +     | +         | ++             | <del>-</del> |        | ŀ      |

#### 2. Global Clock Resources

\_\_\_\_\_

| +++++++                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +                                                                                                                                                                        |
| Global Id   Source Id   Driver Type/Pin   Constraint   Site   Clock Region   Load Clock Region   Clock Loads   Non-Clock Loads   Clock Period   Clock   Driver Pin   Net |
| +++++                                                                                                                                                                    |
| ++++++                                                                                                                                                                   |

## 3. Global Clock Source Details

-----

<sup>\*</sup> Clock Loads column represents the clock pin loads (pin count)

<sup>\*\*</sup> Non-Clock Loads column represents the non-clock pin loads (pin count)

# 4. Clock Regions: Key Resource Utilization

| Global Clock | BUFRs | BUFMRs | BUFIOs | MMCM | GT PCI | ILOGIC | OLOGIC | FF | LUTM | RAMB18 | RAMB36 | DSP48E2 | ----+ Clock Region Name | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Avail | Used | Used | Avail | Used | Avail | Used | Avail | ----+ I X0Y0 | 0 | 12 | 0 | 4 | 0 | 2 | 0 | 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 50 | 0 | 50 | 0 | 1200 | 0 | 400 | 0 | 20 | 0 | 10 | 0 | 20 | | X1Y0 | 0 | 12 | 0 | 4 | 0 | 2 | 0 | 4 | 0 | 1 | 0 | 1 | 0 | 01 01 50 | 0 | 50 | 0 | 1500 | 0 | 450 | 0 | 40 | 0 | 20 | 0 | 20 | 0 | 0 | | X0Y1 | 0 | 12 | 0 | 4 | 0 | 2 | 0 | 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 50 | 0 | 50 | 0 | 1200 | 0 | 400 | 0 | 20 | 0 | 10 | 0 | 20 | 0 | 0 | | X1Y1 | 0 | 12 | 0 | 4 | 0 | 2 | 0 | 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 50 | 0 | 50 | 0 | 1500 | 0 | 450 | 0 | 40 | 0 | 20 | 0 | 20 | 0 | 0 | | X0Y2 | 0 | 12 | 0 | 4 | 0 | 2 | 0 | 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 50 | 0 | 50 | 0 | 1800 | 0 | 400 | 0 | 20 | 0 | 10 | 0 | 20 | 0 | 0 | I X1Y2 0 | 0 | 0 | 0 | 950 | 0 | 300 | 0 | 10 | 0 | 5 | 0 | 20 | ----+

<sup>\*</sup> Clock Loads column represents the clock pin loads (pin count)

<sup>\*\*</sup> Non-Clock Loads column represents the non-clock pin loads (pin count)

<sup>\*</sup> Global Clock column represents track count; while other columns represents cell counts

# 5. Clock Regions: Global Clock Summary

-----

#### All Modules

# Location of IO Primitives which is load of clock spine

# Location of clock ports