

### 400 mA, 38 V low-dropout regulator, with 45 µA quiescent current



#### **Features**

- Low quiescent current: typ. 45 μA at no load
- Wide input voltage operating range up to 38 V
- Low startup voltage: 3.5 V
- Output current up to 400 mA
- Output voltage options: Adj from 2.5 V and fixed, 3.0, 3.3, 5.0 and 8.5 V
- · Output voltage accuracy:
  - ± 1% typ. @ 25 °C
  - ± 3% (including line, load and temperature variation)
- Ultra low-dropout:
  - 36 mV @ 100 mA load current
  - 140 mV @ 400 mA load current
- High PSRR: 70 dB @ 1 kHz
- Very low noise: 20 μV<sub>RMS</sub>/V<sub>OUT</sub>
- · Protection features: current limitation, thermal shutdown
- -40 °C to +125 °C operating temperature range
- Package: DFN6 (3x3) (wettable flanks)
- AEC-Q100 qualified (grade 1)

### **Applications**



- · Body control modules
- Instruments and clusters
- Automotive LED lighting

**Maturity status link** 

LDO40L

### **Description**

The LDO40L is a 400 mA LDO regulator, designed for being used in severe automotive environments.

Low quiescent current makes it suitable for applications permanently connected to battery. This feature is especially critical when electronic modules remain in active mode when ignition is off.

The LDO40L embeds protection functions, such as: current limit and thermal shutdown.

The extended input voltage range, low drop voltage and low quiescent current features make it suitable also for low power industrial and consumer applications.



# 1 Block diagram

V<sub>IN</sub>

Current limit

Thermal protection

Driver

Enable

GND

Figure 1. Block diagram, fixed version

Figure 2. Block diagram, adjustable version



DS12711 - Rev 1 page 2/25



# 2 Pin configuration

Figure 3. Pin configuration (marking view)



Table 1. Pin description (adjustable version)

| Symbol             | Pin n°      | Description                                                      |
|--------------------|-------------|------------------------------------------------------------------|
| V <sub>IN</sub>    | 3           | LDO supply voltage                                               |
| GND                | 1           | Ground                                                           |
| V <sub>OUT</sub>   | 4           | LDO output voltage                                               |
|                    |             | Enable input: set V <sub>EN</sub> = high to turn on the device   |
| EN                 | 2           | V <sub>EN</sub> = low to turn off the device                     |
|                    |             | Don't leave this pin floating                                    |
| V <sub>SENSE</sub> | 5           | Output sensing pin. It must be connected to V <sub>OUT</sub>     |
| ADJ                | 6           | Adjust pin. Connect a resistor divider to set the output voltage |
| TAB / Exposed pad  | Exposed pad | It must be connected to GND                                      |

DS12711 - Rev 1 page 3/25



# 3 Typical application diagram

Figure 4. Typical application diagram (fixed versions)



Figure 5. Typical application diagram (adjustable versions)



DS12711 - Rev 1 page 4/25



## 4 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol                                | Parameter                            | Value                    | Unit |
|---------------------------------------|--------------------------------------|--------------------------|------|
| V <sub>IN</sub>                       | Input supply voltage                 | -0.3 to 40               | V    |
| V <sub>OUT</sub> , V <sub>SENSE</sub> | Output voltage                       | -0.3 to 12               | V    |
| V <sub>ADJ</sub>                      | Adjust pin voltage                   | -0.3 to V <sub>OUT</sub> | V    |
| V <sub>EN</sub>                       | Enable pin voltage                   | -0.3 to V <sub>IN</sub>  | V    |
| I <sub>OUT</sub>                      | Output current                       | Internally limited       | Α    |
| P <sub>D</sub>                        | Power dissipation                    | Internally limited       | W    |
| ESD                                   | Charge device model                  | ± 500                    | V    |
| E2D                                   | Human body model                     | ± 2000                   | V    |
| TJ                                    | Operating junction temperature range | -40 to 150               | °C   |
| T <sub>STG</sub>                      | Storage temperature                  | -65 to 150               | °C   |

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All values are referred to GND.

Table 3. Thermal data

| Symbol            | Parameter                               | DFN6 | Unit |
|-------------------|-----------------------------------------|------|------|
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 42   | °C/W |
| R <sub>thJC</sub> | Thermal resistance, junction-to-case    | 5    | °C/W |

Note:

 $R_{thJA}$  for DFN6 based on a 4-layer JEDEC PCB (2S2P) test board with 2 thermal vias.

DS12711 - Rev 1 page 5/25



### **5** Electrical characteristics

Unless otherwise specified:  $T_J$  = -40 to 125 °C;  $V_{IN}$  = 13.2 V,  $V_{OUT}$  = 5 V,  $V_{EN}$  = 5 V,  $I_{OUT}$  = 1 mA;  $C_{IN}$  =  $C_{OUT}$  = 1  $\mu$ F; Typical values referred to  $T_A$  = 25 °C.

**Table 4. Electrical characteristics** 

| Symbol                                   | Parameter                                                   | Test conditions                                                 | Min.                                    | Тур.   | Max.  | Unit                                    |
|------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------|--------|-------|-----------------------------------------|
|                                          | Operating input voltage range                               | Device On                                                       | 3.5                                     |        | 38    | V                                       |
| V <sub>IN</sub>                          | (see Section 6.1 Operating input voltage)                   | Minimum input voltage for regulation (1)                        | V <sub>OUT</sub> +<br>V <sub>DROP</sub> |        | 38    | V                                       |
| V <sub>OUT</sub>                         | Operating output voltage range                              |                                                                 | 2.5                                     |        | 11    | V                                       |
|                                          |                                                             | $V_{OUT}$ + 1 V $^{(2)}$ < $V_{IN}$ < 18 V,                     |                                         |        |       |                                         |
| V <sub>OUT</sub>                         | Output voltage accuracy                                     | 0.1 mA < I <sub>OUT</sub> < 400 mA,                             | -3                                      |        | 3     | %                                       |
| VOU1                                     | (fixed version)                                             | -40 °C < T <sub>J</sub> < 125 °C                                |                                         |        |       | 70                                      |
|                                          |                                                             | T <sub>J</sub> = 25 °C                                          | -1                                      |        | 1     |                                         |
|                                          |                                                             | $V_{OUT}$ + 1 $V^{(2)}$ < $V_{IN}$ < 18 $V$ ,                   |                                         |        |       |                                         |
| V <sub>REF</sub>                         | Reference voltage                                           | $0.1 \text{ mA} < I_{OUT} < 400 \text{ mA},$                    | 1.164                                   | 1.2    | 1.236 | V                                       |
| V REF                                    | (adjustable version) (V <sub>OUT</sub> - V <sub>ADJ</sub> ) | -40 °C < T <sub>J</sub> < 125 °C                                |                                         |        |       | V                                       |
|                                          |                                                             | T <sub>J</sub> = 25 °C                                          | 1.188                                   |        | 1.212 |                                         |
| ΔV <sub>OUT</sub> /<br>ΔV <sub>IN</sub>  | Static line regulation                                      | V <sub>OUT</sub> + 1 V <sup>(2)</sup> < V <sub>IN</sub> < 18 V; |                                         | 0.002  | 0.02  | %/V                                     |
|                                          |                                                             | I <sub>OUT</sub> = 1 mA                                         |                                         | 0.002  | 0.02  | 76/ V                                   |
| ΔV <sub>OUT</sub> /<br>ΔI <sub>OUT</sub> | Static load regulation                                      | 0.1 mA < I <sub>OUT</sub> < 400 mA                              |                                         | 0.0001 | 0.002 | %/mA                                    |
| V                                        | Dropout voltage (3)                                         | I <sub>OUT</sub> = 0.1 A; V <sub>OUT</sub> = 5 V                |                                         | 36     | 70    | m)/                                     |
| V <sub>DROP</sub>                        |                                                             | I <sub>OUT</sub> = 0.4 A; V <sub>OUT</sub> = 5 V                |                                         | 140    | 270   | - mV                                    |
| eN                                       | Output noise voltage                                        | f = 10 Hz to 100 kHz;<br>I <sub>OUT</sub> = 10 mA               |                                         | 20     |       | μV <sub>RMS</sub> /<br>V <sub>OUT</sub> |
|                                          |                                                             | V <sub>OUT</sub> = 5 V, f = 100 Hz;                             |                                         | 77     |       |                                         |
|                                          |                                                             | I <sub>OUT</sub> = 10 mA                                        |                                         | //     |       |                                         |
|                                          |                                                             | $V_{OUT} = 5 \text{ V, } f = 1 \text{ kHz;}$                    |                                         | 70     |       |                                         |
|                                          |                                                             | I <sub>OUT</sub> = 10 mA                                        |                                         | 70     |       |                                         |
|                                          |                                                             | $V_{OUT} = 5 \text{ V, } f = 10 \text{ kHz;}$                   |                                         | 45     |       |                                         |
| SVR                                      | Supply voltage rejection                                    | I <sub>OUT</sub> = 10 mA                                        |                                         | 45     |       |                                         |
| SVK                                      | Supply voltage rejection                                    | V <sub>OUT</sub> = 11 V, f = 100 Hz;                            |                                         | 77     |       | dP                                      |
|                                          |                                                             | I <sub>OUT</sub> = 10 mA                                        |                                         | 77     |       | dB                                      |
|                                          |                                                             | V <sub>OUT</sub> = 11 V, f = 1 kHz;                             |                                         | 68     |       |                                         |
|                                          |                                                             | I <sub>OUT</sub> = 10 mA                                        |                                         | 00     |       |                                         |
|                                          |                                                             | V <sub>OUT</sub> = 11 V, f = 10 kHz;                            |                                         | 42     |       |                                         |
|                                          |                                                             | I <sub>OUT</sub> = 10 mA                                        |                                         | 72     |       |                                         |

DS12711 - Rev 1 page 6/25



| Symbol            | Parameter                                  | Test conditions                                 | Min. | Тур. | Max. | Unit |  |
|-------------------|--------------------------------------------|-------------------------------------------------|------|------|------|------|--|
| IQ                |                                            | I <sub>OUT</sub> = 0 to 1 mA                    |      | 45   | 90   |      |  |
|                   | Quiescent current                          | I <sub>OUT</sub> = 400 mA                       |      | 80   | 140  | μA   |  |
|                   | Shutdown current                           | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 13.2 V |      | 0.2  | 2.2  | μA   |  |
| I <sub>ADJ</sub>  | Adjustable input current                   |                                                 |      |      | 1    | μA   |  |
| I <sub>SC</sub>   | Short-circuit current                      | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 0 V   | 1.2  | 1.6  |      | Α    |  |
| V <sub>EN</sub>   | Enable input logic low, V <sub>EN-L</sub>  |                                                 |      |      | 0.65 |      |  |
|                   | Enable input logic high, V <sub>EN-H</sub> |                                                 | 2.7  |      |      | V    |  |
| I <sub>EN</sub>   | Enable pin input current                   | V <sub>IN</sub> = 6 V, V <sub>EN</sub> = 5 V    |      | 0.5  | 1.5  | μA   |  |
| T <sub>SHDN</sub> | Thermal shutdown                           |                                                 |      | 175  |      | °C   |  |
|                   | Hysteresis                                 |                                                 |      | 25   |      |      |  |

- 1.  $V_{IN-MIN} = V_{OUT} + V_{DROP}$  or 5 V, whichever is greater.
- 2.  $V_{IN} = V_{OUT} + 1 V \text{ or } 5 V$ , whichever is greater.
- 3. Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value.

DS12711 - Rev 1 page 7/25



### 6 Application information

#### 6.1 Operating input voltage

The LDO40L is a low-dropout linear voltage regulator equipped with a low- $R_{DS-(on)}$  P-channel MOSFET used as a pass-element. The device internal circuits are able to start with an input voltage as low as 3.5 V, whatever is the nominal output voltage (see Figure 22. Output voltage vs. input voltage (no load). Defined the desired output voltage  $V_{OUT-NOM}$ , the minimum input voltage  $V_{IN-MIN}$  needed to fully bias the pass-element, is

 $V_{\text{IN-MIN}} = V_{\text{OUT-NOM}} + V_{\text{DROP}}$ . This allows to exit the dropout condition and achieve output voltage regulation.

The full regulation performance guaranteed by Section 5 Electrical characteristics in terms of output accuracy and tolerance versus line and load changes is achieved for the highest input voltage among  $V_{IN-MIN} = V_{OUT-NOM} + 1 V$  and  $V_{IN-MIN} = 5 V$ .

At input voltages lower than  $V_{\text{IN-MIN}} = (V_{\text{OUT-NOM}} + V_{\text{DROP}})$  the regulator enters dropout condition, regulation is not guaranteed and the output voltage tracks the input except for a voltage depending on the load current ( $I_{\text{OUT}}$ ) and the pass-element resistance (see Figure 22. Output voltage vs. input voltage (no load). This tracking behavior can be useful during cold crank conditions.

#### 6.2 Output voltage adjustment

The LDO40LY is available in fixed and adjustable output voltage versions. The latter option is usually chosen when the output voltage has to be set to non-standard values. In the adjustable version, the output voltage can be set from 2.5 V up to 11 V, by connecting a resistor divider between the ADJ pin and the output.

The architecture of the LDO40LY features a precise bandgap reference, which generates a fixed voltage  $V_{REF}$  = 1.2 V between  $V_{OUT}$  and ADJ terminals (refer to Figure 2. Block diagram, adjustable version and Figure 5. Typical application diagram (adjustable versions) ). When the R1-R2 resistor divider is connected, a fixed current is generated through the divider. Since the contribution of current sourced by the ADJ pin is negligible (few tens of nA), the resulting output voltage is obtained by using the following equation:

$$V_{OUT} = V_{REF}(1 + R2/R1), with V_{REF} = 1.2V(typ.)$$
 (1)

In order to guarantee a correct regulation, the resistor divider must be calculated for an output voltage of min. 2.5 V.

#### 6.3 Output voltage sense pin

In the DFN6 package on pin 5, an additional  $V_{SENSE}$  connection is available. This pin must not be left floating, since it is necessary for a correct sensing of the output voltage. It can be either connected to the load in a remote-sensing configuration, or directly shorted to the  $V_{OUT}$  pin (pin 4, refer to Figure 4. Typical application diagram (fixed versions) and Figure 5. Typical application diagram (adjustable versions)).

#### 6.4 Protection features

The device is self-protected from short-circuits and overtemperature events.

In case of strong overload or short-circuit on the output, the output current is limited to a value of typically 1.5 A and kept constant even when the load impedance is zero. If the overload persists, the temperature on the internal die rises, until the thermal protection is triggered, which happens when the junction temperature reaches 175 °C. The device is subsequently shut down. As soon as the junction temperature falls again below 150 °C the device re-starts.

Even if the above described protections are able to keep the device safe in the worst cases, a correct thermal design of the application is recommended, according to the operating ambient temperature and the maximum power dissipation allowed by the chosen package. In order to calculate the maximum power that the device can dissipate, keeping the junction temperature below  $T_{J-OP} = 125$  °C, the following formula is used:

$$P_{DMAX} = \left(125 - T_{AMB}\right) / R_{THI - A} \tag{2}$$

DS12711 - Rev 1 page 8/25



The power dissipation on the device is calculated as  $P_D = (V_{IN} - V_{OUT}) \times I_{OUT}$ .

#### 6.5 Enable pin

The enable function allows the LDO output to be enabled/disabled. The regulator is turned on in case the pin EN is connected to a voltage higher than  $V_{EN-H}$ , the LDO can be turned off if the voltage on EN pin is lower than  $V_{EN-H}$ .

No internal pull-up / pull-down is present on the EN pin, therefore it must not be left floating in the application.

#### 6.6 Input and output capacitors

The LDO40LY requires external capacitors to ensure the regulator control loop stability.

A capacitor with a minimum value of 1  $\mu$ F is required on at the input port of the LDO40LY.

This capacitor must be located as close as possible to the input pin of the device and returned to a clean analog ground. Good quality ceramic capacitors are suggested.

The device control loop is designed to be stable with good quality ceramic capacitors (such as: X5R/X7R types) with a minimum capacitance of 1  $\mu$ F and equivalent series resistance in the [5 m $\Omega$  – 12  $\Omega$ ] range. There is no upper limit to the output capacitance. Figure 27. Stability plan shows the stability plan tested on real capacitors, up to 10  $\mu$ F. A value of 4.7  $\mu$ F is suitable for the majority of applications, improving dynamic response and minimizing the risk of ringing and oscillations. It is important to highlight that the output capacitor must maintain its capacitance and ESR in the stable region over the full operating temperature, load and input voltage ranges, to assure stability. Therefore, capacitance and ESR variations must be taken into account in the design phase to ensure the device works in the expected stability region. There is no maximum limit to the output capacitance, provided that the above conditions are respected.

DS12711 - Rev 1 page 9/25



### 7 Typical characteristics

The following plots are referred to the typical application circuit with  $C_{IN}$  =  $C_{OUT}$  = 1  $\mu F$  and  $T_A$  = 25  $^{\circ}C$  unless otherwise noted.



Figure 7. Output voltage vs. temperature ( $V_{IN}$  = 13.2 V, V<sub>OUT</sub> adjusted to 5 V) 5.10 5.08 lout=100µA 5.06 lout=400mA 5.04 lout=1mA ≥ 5.02 5.00 4.98 4.96 4.94 4.92 4.90 -25 50 150 Temperature [°C]





DS12711 - Rev 1 page 10/25



-50

Figure 10. Output voltage vs. temperature (V<sub>IN</sub> = 13.2 V,  $V_{OUT} = 3.3 V$ 3.40 3.38 lout=100µA 3.36 lout=400mA lout=1mA 3.34 ∑ 3.32 3.30 3.28 3.26 3.24 3.22 3.20

25

Temperature [°C]

150

Figure 11. Output voltage vs. temperature ( $V_{IN} = 18 \text{ V}$ ,  $V_{OUT} = 3.3 V$ 3.40 3.38 lout=100µA 3.36 lout=400mA lout=1mA 3.34 3.28 3.26 3.24 3.22 3.20 -25 -50 100 150 0 25 50 75 125 Temperature [°C]

Figure 12. Reference voltage vs. temperature ( $V_{IN} = 6 V$ , V<sub>OUT</sub> = adjusted to 5 V) 1.28 1.26 lout=100uA 1.24 lout=400mA VREF [V] 1.22 1.20 1.18 1.16 1.14 -50 -25 0 25 50 75 100 125 150 Temperature [°C]







DS12711 - Rev 1 page 11/25



Figure 16. Dropout voltage vs. temperature



Figure 17. Short-circuit current vs. temperature



Figure 18. Quiescent current vs. temperature



Figure 19. Off-state current vs. temperature



Figure 20. Enable thresholds vs. temperature



Figure 21. Enable input current vs. temperature



DS12711 - Rev 1 page 12/25



Figure 22. Output voltage vs. input voltage (no load)



Figure 23. Output voltage vs. input voltage (I<sub>OUT</sub> = 1 mA)



Figure 24. Output voltage vs. input voltage (I<sub>OUT</sub> = 100 mA)



Figure 25. Output voltage vs. input voltage (I<sub>OUT</sub> = 400 mA)



Figure 26. Quiescent current vs. input voltage



Figure 27. Stability plan



DS12711 - Rev 1 page 13/25







Figure 30. Line transient ( $t_r = t_f = 1 \mu s$ )  $V_{IN}$  from 10 V to 15 V,  $V_{OUT} = 5$  V,  $I_{OUT} = 1$  mA,  $I_r = I_f = 1 \mu s$ ,  $C_{OUT} = 2.2 \mu F$ 







DS12711 - Rev 1 page 14/25



Figure 34. Load transient (1 mA to 400 mA,  $t_r$  =  $t_f$  = 1  $\mu$ s)



Figure 35. Load transient (1 mA to 400 mA,  $t_r = t_f = 10 \mu s$ )



Figure 36. Enable transient (I<sub>OUT</sub> = 0.1 mA)



Figure 37. Enable transient (I<sub>OUT</sub> = 400 mA)



Figure 38. Start-up transient (I<sub>OUT</sub> = 0.1 mA)



Figure 39. Start-up transient (I<sub>OUT</sub> = 400 mA)



DS12711 - Rev 1 page 15/25



## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

### 8.1 DFN6 (3x3) package information

Figure 40. DFN6 (3x3) package outline



DS12711 - Rev 1 page 16/25



Table 5. DFN6 (3x3) mechanical data

| Dim.   | mm   |           |      |  |  |
|--------|------|-----------|------|--|--|
| Diili. | Min. | Тур.      | Max. |  |  |
| А      | 0.80 | 0.85      | 0.90 |  |  |
| A1     | 0.00 |           | 0.05 |  |  |
| b      | 0.20 | 0.25      | 0.30 |  |  |
| D      | 2.95 | 3.00      | 3.05 |  |  |
| D2     | 2.30 | 2.40      | 2.50 |  |  |
| е      |      | 0.95 BSC  |      |  |  |
| Е      | 2.95 | 3.05      |      |  |  |
| E2     | 1.50 | 1.60      | 1.70 |  |  |
| L      | 0.30 | 0.40      | 0.50 |  |  |
| K      |      | 0.30 Ref. |      |  |  |
| aaa    |      | 0.10      |      |  |  |
| bbb    | 0.10 |           |      |  |  |
| ccc    |      | 0.10      |      |  |  |
| ddd    |      | 0.10      |      |  |  |

Figure 41. DFN6 (3x3) recommended footprint (dimensions are in mm)



DS12711 - Rev 1 page 17/25



### 8.2 DFN6 (3x3) packing information

Figure 42. DFN6 (3x3) tape outline



\* - 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.20

7875978\_N

DS12711 - Rev 1 page 18/25



Figure 43. DFN6 (3x3) reel outline



7875978\_N

Table 6. DFN6 (3x3) tape and reel mechanical data

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| A0     | 3.20 | 3.30 | 3.40 |
| В0     | 3.20 | 3.30 | 3.40 |
| K0     | 1    | 1.10 | 1.20 |

DS12711 - Rev 1 page 19/25



# 9 Ordering information

Table 7. Order code

| Order code   | Package | Output voltage | Total accuracy | Marking | Packing       |
|--------------|---------|----------------|----------------|---------|---------------|
| LDO40LPURY   | DFN6    | ADJ            | 3%             | 4LBA    | Tape and reel |
| LDO40LPU33RY | DFN6    | 3.3 V          | 3%             | 4LBC    | Tape and reel |
| LDO40LPU50RY | DFN6    | 5.0 V          | 3%             | 4LBD    | Tape and reel |

DS12711 - Rev 1 page 20/25



## **Revision history**

**Table 8. Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 04-Sep-2018 | 1        | Initial release. |

DS12711 - Rev 1 page 21/25



## **Contents**

| 1   | Bloc                     | ck diagram                               | 2  |  |  |  |  |
|-----|--------------------------|------------------------------------------|----|--|--|--|--|
| 2   | Pin                      | configuration                            | 3  |  |  |  |  |
| 3   | Турі                     | cal application diagram                  | 4  |  |  |  |  |
| 4   | Absolute maximum ratings |                                          |    |  |  |  |  |
| 5   | Elec                     | etrical characteristics                  | 6  |  |  |  |  |
| 6   | Арр                      | lication information                     | 8  |  |  |  |  |
|     | 6.1                      | Operating input voltage                  | 8  |  |  |  |  |
|     | 6.2                      | Output voltage adjustment                | 8  |  |  |  |  |
|     | 6.3                      | Output voltage sense pin                 | 8  |  |  |  |  |
|     | 6.4                      | Protection features                      | 8  |  |  |  |  |
|     | 6.5                      | Enable pin                               | 9  |  |  |  |  |
|     | 6.6                      | Input and output capacitors              | 9  |  |  |  |  |
| 7   | Турі                     | cal characteristics                      | 10 |  |  |  |  |
| 8   | Pacl                     | kage information                         | 16 |  |  |  |  |
|     | 8.1                      | DFN6 (3x3) package information           | 16 |  |  |  |  |
|     | 8.2                      | DFN6 (3x3) tape and reel mechanical data | 17 |  |  |  |  |
| 9   | Orde                     | ering information                        | 20 |  |  |  |  |
| Rev | rision                   | history                                  | 21 |  |  |  |  |





## **List of tables**

| Table 1. | Pin description (adjustable version)     | . 3 |
|----------|------------------------------------------|-----|
| Table 2. | Absolute maximum ratings                 | . 5 |
| Table 3. | Thermal data                             | . 5 |
| Table 4. | Electrical characteristics               | . 6 |
| Table 5. | DFN6 (3x3) mechanical data               | 17  |
| Table 6. | DFN6 (3x3) tape and reel mechanical data | 19  |
| Table 7. | Order code                               | 20  |
| Table 8. | Document revision history                | 21  |



# **List of figures**

| Figure 1.  | Block diagram, fixed version                                                                   | . 2 |
|------------|------------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Block diagram, adjustable version                                                              | . 2 |
| Figure 3.  | Pin configuration (marking view)                                                               |     |
| Figure 4.  | Typical application diagram (fixed versions)                                                   |     |
| Figure 5.  | Typical application diagram (adjustable versions)                                              |     |
| Figure 6.  | Output voltage vs. temperature (V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = adjusted to 5 V)     |     |
| Figure 7.  | Output voltage vs. temperature (V <sub>IN</sub> = 13.2 V, V <sub>OUT</sub> adjusted to 5 V)    | 10  |
| Figure 8.  | Output voltage vs. temperature (V <sub>IN</sub> = 18 V, V <sub>OUT</sub> = adjusted to 5 V)    |     |
| Figure 9.  | Output voltage vs. temperature (V <sub>IN</sub> = 4.3 V, V <sub>OUT</sub> = 3.3 V)             |     |
| Figure 10. | Output voltage vs. temperature (V <sub>IN</sub> = 13.2 V, V <sub>OUT</sub> = 3.3 V)            | 11  |
| Figure 11. | Output voltage vs. temperature (V <sub>IN</sub> = 18 V, V <sub>OUT</sub> = 3.3 V)              | 11  |
| Figure 12. | Reference voltage vs. temperature (V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = adjusted to 5 V)  | 11  |
| Figure 13. | Reference voltage vs. temperature (V <sub>IN</sub> = 18 V, V <sub>OUT</sub> = adjusted to 5 V) | 11  |
| Figure 14. | Line regulation vs. temperature                                                                | 11  |
| Figure 15. | Load regulation vs. temperature                                                                | 11  |
| Figure 16. | Dropout voltage vs. temperature                                                                |     |
| Figure 17. | Short-circuit current vs. temperature                                                          |     |
| Figure 18. | Quiescent current vs. temperature                                                              |     |
| Figure 19. | Off-state current vs. temperature                                                              |     |
| Figure 20. | Enable thresholds vs. temperature                                                              |     |
| Figure 21. | Enable input current vs. temperature                                                           |     |
| Figure 22. | Output voltage vs. input voltage (no load)                                                     |     |
| Figure 23. | Output voltage vs. input voltage (I <sub>OUT</sub> = 1 mA)                                     |     |
| Figure 24. | Output voltage vs. input voltage (I <sub>OUT</sub> = 100 mA)                                   |     |
| Figure 25. | Output voltage vs. input voltage (I <sub>OUT</sub> = 400 mA)                                   | 13  |
| Figure 26. | Quiescent current vs. input voltage                                                            | 13  |
| Figure 27. | Stability plan                                                                                 |     |
| Figure 28. | PSRR vs. frequency                                                                             |     |
| Figure 29. | Output noise spectrum.                                                                         |     |
| Figure 30. | Line transient ( $t_r = t_f = 1 \mu s$ )                                                       |     |
| Figure 31. | Line transient ( $t_r = t_f = 10 \ \mu s$ )                                                    |     |
| Figure 32. | Load transient (0.1 mA to 100 mA, $t_r$ = $t_f$ = 1 $\mu s$ )                                  | 14  |
| Figure 33. | Load transient (0.1 mA to 100 mA, $t_r$ = $t_f$ = 10 $\mu$ s)                                  |     |
| Figure 34. | Load transient (1 mA to 400 mA, $t_r$ = $t_f$ = 1 $\mu s$ )                                    | 15  |
| Figure 35. | Load transient (1 mA to 400 mA, $t_r$ = $t_f$ = 10 $\mu$ s)                                    |     |
| Figure 36. | Enable transient (I <sub>OUT</sub> = 0.1 mA)                                                   | 15  |
| Figure 37. | Enable transient (I <sub>OUT</sub> = 400 mA)                                                   | 15  |
| Figure 38. | Start-up transient (I <sub>OUT</sub> = 0.1 mA)                                                 | 15  |
| Figure 39. | Start-up transient (I <sub>OUT</sub> = 400 mA)                                                 | 15  |
| Figure 40. | DFN6 (3x3) package outline                                                                     | 16  |
| Figure 41. | DFN6 (3x3) recommended footprint (dimensions are in mm)                                        |     |
| Figure 42. | DFN6 (3x3) tape outline.                                                                       |     |
| Figure 43. | DFN6 (3x3) reel outline                                                                        | 19  |

DS12711 - Rev 1 page 24/25



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS12711 - Rev 1 page 25/25