# IITB-CPU Design

Submitted in partial fulfillment of the requirements of the course EE224

Shristi Shrivastava (21D070069) Devesh Soni(21D070025) Dhrumil Lotiya(21D070026) Rudraksh Sangore(21D070060)

November 30, 2022

#### Abstract

The goal of this project is to implement a RISC processor, being able to perform all the below given instructions (implementation described in the later sections).

# 1 Major Components used in our DataPath

### 1.1 Memory

- Stores the instruction word(16bit) as per the format specified.
- Outputs the word whenever the corresponding address location is given with help of program counter.
- Register 7 of register file is chosen as Program counter.
- Also stores data in location as per the given input, also enabled to read data from memory corresponding to the given address.

# 1.2 Instruction Register

• Decodes output from Instruction word to operand/destination registers/immediate value with corresponding sign extensions as required.

# 1.3 Register File

- Contains 8 registers with 2 set of input and output read pins 1 set of input and output write pin.
- Another port present to directly read from R7, which stores the Program counter.

#### 1.4 ALU

- Used to increment PC value.
- Performs addition, subtraction and bitwise NAND operation according to Opcode and alu selectline.
- Also modifies the Carry-flag, Zero-flag and Equal-flag.

### 1.5 Temporary Registers

- Temporary registers are used to cause some delays, so that there is no case of reading and writing simultaneously for a component.
- 4 temporary registers are used , each can store 16 bits when corresponding writes are enabled , else read is enabled .

### 1.6 Flag Registers

- Temporary register which can store 1 bit, used to store Carry-flag and Zero-flag outputs.
- 2 flag-registers are used which can store data when write is enabled .

# 2 Port Maps for different components

# 2.1 Memory

- mem\_d1: port for loading data in memory
- mem\_a1 : port for address in/from which data is loaded/read
- mem\_d2 : port for data out
- mem\_write : memory write enable

### 2.2 Instruction Register

- instr\_d1 : port for data in
- instr\_d2 : port for data out
- instr\_write: memory write enable

# 2.3 Register File

- rf\_d1: port for loading data in register A
- rf\_a1: port for address of register A in/from which data is loaded/read
- rf\_d2: port for loading data in register B
- rf\_a2: port for address of register B in/from which data is loaded/read
- rf\_d3: port for loading data in register C
- rf\_a3: port for address of register C in/from which data is loaded/read
- pc: port for Program counter signal
- rf\_write : port for write enable

### 2.4 ALU

- alu\_a: port for data in A
- alu\_b : port for data in B
- alu\_c : port for data out C
- flag\_op: port for selecting add or NAND operation
- flag\_carry: port for indicating carry flag
- flag\_zero: port for indicating zero flag
- flag\_equal: port for indicating equal flag

## 2.5 Temporary Register

4 such registers, namely t1,t2,t3 and t4 are used .

- temp16\_d1: port for loading data in register
- temp16\_d2: port for data out
- temp16\_write: port for write enable

## 2.6 Flag Register

 $2~\mathrm{such}$  registers, namely carry\_flag and zero\_flag are used .

- flag\_d1: port for loading data in register
- flag\_d2: port for data out
- falg\_write: port for write enable

# 3 Simulation



Figure 1: 1



Figure 2: 2



Figure 3: 3

Abb
$$\begin{array}{c} \text{Abb} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abc} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Abz} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \rightarrow \text{Si} \\ \text{Si} \rightarrow \text{Si}$$

Figure 4: 4



Figure 5: 5



Figure 6: 6