## On-chip PLL (avsdpll\_3v3) spec sheet for 180nm tech node

- Specs released under APACHE LICENSE 2.0
- Please contact Kunal at <u>kunalpghosh@gmail.com</u> in case of any doubts

https://www.vlsisystemdesign.com/











## avsdpll\_1v8 plots and values needed

- Jitter(RMS) at input F<sub>REFCLK</sub> of 10MHz in PLL mode (expected = 30ps) Post tape-out
- F<sub>CLK</sub> vs VCO at T=-40C, +27C, +150C with VDD = 1.8v and recommended trimming bit code B[3:0]
- 3) F<sub>CLK</sub> vs VCO at T=+27C, VDD = 1.8v and B[3:0] = 4'b0000 to 4'b1111
- 4) F<sub>CLK</sub> vs VDD at T=-40C, +27C, +150C with VCO = 0.2v and recommended trimming bit code B[3:0]

https://www.vlsisystemdesign.com/

## avsdpll\_1v8 plots and values needed

- 5)  $F_{CLK}$  vs T (-40C to 160C) at VDD = 1.6v, 1.8v, 1.98v with VCO = 0.2v and recommended trimming bit code B[3:0]
- 6) IDDA vs VCO at T=+27C, VDD = 1.8v and B[3:0] = 4'b0000 to 4'b1111 (VCO mode)
- 7) IDDD vs VCO at T=+27C, VDD = 1.8v and B[3:0] = 4'b0000 to 4'b1111 (VCO mode)
- 8) Duty cycle vs VDDR[1.6V to 2V] at F<sub>CLKREF</sub> = 10MHz and recommended trimming bit code B[3:0] (PLL mode)

https://www.vlsisystemdesign.com/