# COSC175 (Systems I): Computer Organization & Design

Professor Lillian Pentecost Fall 2024

## Warm-Up November 12

- Where we were
  - How are high-level languages translated into assembly instructions?
  - Demo w/ command line, GDB, and Makefile
- Where we are going
  - Roadmap for the rest of this course!!
- Logistics, Reminders
  - TA help 7-9PM on Sundays, Tuesdays, Thursdays in C107
    - Use to start review of whole semester!
  - LP Office hours M 9-10:30AM, Th 2:30-4PM
  - Weekly Exercises due Friday 5PM
    - A little bit different take a look ahead of time!
  - Lab 6 due Today 10PM



## Roadmap for the rest of this course!!

#### Three big questions left to explore:

- 1. How to implement and support an architecture (RISC-V) with a microarchitecture?
  - a. Your last, multi-part lab will ask you to construct and test and RISC-V 32-bit processor
  - b. This will be a specific arrangement and combination of the building blocks we've seen all semester registers and ALUs and FSMs and Memories and MUXes, all synchronized by a clock signal
- 2. What are key additions and optimizations that make a computer more efficient and usable from a programmer's standpoint?
  - a. Mostly, this means both HW and OS approaches to managing memory **cache**s, **virtual memory**, **paging**, and file systems (all of which you'll see more of in COSC-275)
  - b. This will incorporate additional analysis of C programs, more interesting weekly exercises
- 3. What is a topic in computer organization and design that you'd like to learn more about?
  - a. You will vote next week on an advanced topic to cover!

# What is microarchitecture?

- Microarchitecture: how to implement an architecture in hardware
- We've studied RISC-V architecture from a programmer's perspective, now we try an example implementation
- Processor:
  - Datapath: functional blocks
  - Control: control signals



# Microarchitecture

- Multiple implementations for a single architecture, for example:
  - Single-cycle: Each instruction executes in a single cycle
  - Multicycle: Each instruction is broken up into series of shorter steps
  - Pipelined: Each instruction broken up into series of steps & multiple instructions execute at once

# Processor Performance

 How can we compare different implementations? What is our goal?

# Processor Performance

 How can we compare different implementations? What is our goal?

One important goal: minimize program execution time

# Processor Performance

Program execution time

**Execution Time = (#instructions)(cycles/instruction)(seconds/cycle)** 

#### Definitions:

- CPI: Cycles/instruction
- clock period: seconds/cycle
- IPC: instructions/cycle = IPC

## Challenge is to satisfy constraints of:

- Cost
- Power
- Performance

# RISC-V Processor: first design

- Consider subset of RISC-V instructions:
  - R-type ALU instructions:
    - add, sub, and, or, slt
  - Memory instructions:
    - 1w, sw
  - Branch instructions:
    - beq

# **Architectural State Elements**

Determines everything about a processor:

- Architectural state:
  - •32 registers
  - PC
  - Memory (split into instructions, data)
- How to connect and control these elements?



# Single-Cycle RISC-V Processor

- Datapath (the components)
- Control (given current instruction, send signals to datapath)
- For each instruction:
  - At clock edge, <u>fetch</u> next instruction
  - <u>Decode</u> based on instruction type
  - Execute the instruction
  - Increment / <u>update PC</u>
- Choose long enough clock cycle so that this always completes before the next rising edge

# Example Program

- Design datapath
- View example program executing

#### **Example Program:**

| Address    | Instruction   | Туре       | Fields                                           |                     |                     |                  | Machine Language               |                      |          |
|------------|---------------|------------|--------------------------------------------------|---------------------|---------------------|------------------|--------------------------------|----------------------|----------|
| 0x1000 L7: | lw x6, -4(x9) | I          | imm <sub>11:0</sub><br>111111111                 | 1100                | <b>rs1</b><br>01001 | <b>f3</b><br>010 | <b>rd</b><br>00110             | <b>op</b><br>0000011 | FFC4A303 |
| 0x1004     | sw x6, 8(x9)  | S          | imm <sub>11:5</sub>                              | <b>rs2</b><br>00110 | <b>rs1</b><br>01001 | <b>f3</b><br>010 |                                |                      | 0064A423 |
| 0x1008     | or x4, x5, x  | 5 R        | funct7<br>0000000                                | rs2<br>00110        | <b>rs1</b><br>00101 | <b>f3</b><br>110 | <b>rd</b><br>00100             | <b>op</b><br>0110011 | 0062E233 |
| 0x100C     | beq x4, x4, L | 7 <b>B</b> | $\frac{\text{im}\mathbf{m}_{12,10:5}}{11111111}$ | rs2<br>00100        | rs1<br>00100        | <b>f3</b><br>000 | imm <sub>4:1,11</sub><br>10101 | op<br>1100011        | FE420AE3 |

# Single-Cycle RISC-V Processor

- Datapath: start with lw instruction
- Example:  $1w \times 6$ ,  $-4(\times 9)$

lw rd, imm(rs1)

| i-iype              |        |        |        |        |  |  |
|---------------------|--------|--------|--------|--------|--|--|
| 31:20               | 19:15  | 14:12  | 11:7   | 6:0    |  |  |
| imm <sub>11:0</sub> | rs1    | funct3 | rd     | ор     |  |  |
| 12 bits             | 5 bits | 3 bits | 5 bits | 7 bits |  |  |

Let's execute this instruction!!

# Single-Cycle Datapath: lw fetch

**STEP 1:** Fetch instruction



# Single-Cycle Datapath: lw Reg Read STEP 2: Read source operand (rs1) from RF



## Single-Cycle Datapath: lw Immediate

#### **STEP 3:** Extend the immediate



# Single-Cycle Datapath: lw Address

**STEP 4:** Compute the memory address



**ALUControl**<sub>2:0</sub>

000

**Function** 

add

| Address | Address Instruction |       | Type | ype Fields                          |              |                  |                    | Machine Language     |          |  |
|---------|---------------------|-------|------|-------------------------------------|--------------|------------------|--------------------|----------------------|----------|--|
| 0×1000  | L7: lw x6           | 4(x9) | Ţ    | imm <sub>11:0</sub><br>111111111100 | rs1<br>01001 | <b>f3</b><br>010 | <b>rd</b><br>00110 | <b>op</b><br>0000011 | FFC4A303 |  |

## Single-Cycle Datapath: lw Mem Read

**STEP 5:** Read data from memory and write it back to register file



## Single-Cycle Datapath: PC Increment

#### **STEP 6:** Determine address of next instruction



# (Time Permitting) <u>Check-In:</u> What's my clock cycle?

#### With a partner, on a notecard:

- For the 1w instruction we just walked through, what is the approximate delay required to complete the instruction?
- Use the provided table of delays, and write down what questions you have about what to include in your calculation.
- Do you expect our other instructions (add, sub, beq, etc.) to take more or less time to execute than 1w?
- Based on your finding, how long of a clock cycle would you recommend we use for our single-cycle processor?

| Element                   | Parameter            | Delay (ps) |
|---------------------------|----------------------|------------|
| Register clock-to-Q       | <sup>t</sup> pcq_PC  | 40         |
| Multiplexer               | t mux                | 30         |
| AND, OR gate              | <sup>t</sup> AND-OR  | 20         |
| ALU                       | <sup>t</sup> ALU     | 120        |
| Decoder (Control<br>Unit) | <sup>t</sup> dec     | 25         |
| Extend unit               | <sup>t</sup> ext     | 35         |
| Memory read               | <sup>t</sup> mem     | 200        |
| Register file read        | <sup>t</sup> RFread  | 100        |
| Register file setup       | <sup>t</sup> RFsetup | 60         |

### Wrap-Up November 12



- Coming up next!
  - Constructing your processor!
  - Solidifying your understanding of the program memory address space
  - Keeping both the programmer AND microarchitectural perspective in mind
- Logistics, Reminders
  - TA help 7-9PM on Sundays, Tuesdays, Thursdays in C107
  - LP Office hours M 9-10:30AM, Th 2:30-4PM
  - Weekly Exercises due Friday 5PM
  - Lab 6 due Today 10PM
  - No pre-lab for tomorrow, but important weekly reading will be posted
- FEEDBACK
  - https://forms.gle/5Aafcm3iJthX78jx6