# Final Project Report First Page. Must match this format (Single Stage Binary Convolutional Network Hardware Accelerator)



#### **Abstract**

This piece of hardware is a single stage binary convolution accelerator that can accept 3 different sized input matrixes. The input, output and weights are all stored in separate SRAMs and the outputs are left zero padded. Convolution is achieved by calculating the XNOR of the weight and input and bit counting the result to determine the sign of the desired output bit. Doing this in parallel allows the module to pipeline inputs and operate with a new memory input every clock cycle. A FSM controls the inputs and outputs and allows the module to process multiple input matrixes until it encounters a matrix terminated with 0x00FF. Each matrix is preempted with an xdim and ydim indicating how many columns and rows the matrix has respectively. The weights are stored in the second address of the weight SRAM and are a 3x3 matrix. Using this approach allowed memory bandwidth to be well utilized.

# Single Stage Binary Convolutional Network Hardware Accelerator Nathan Carels

#### **Abstract**

This piece of hardware is a single stage binary convolutional network accelerator that can accept 3 different sized input matrixes. The input, output and weights are all stored in separate SRAMs. The outputs are left zero padded. Convolution is achieved by calculating the XNOR of the weight and input and bit counting the result to determine the sign of the desired output bit. Doing this in parallel allows the module to pipeline inputs and operate with a new memory input every clock cycle. A FSM controls the inputs and outputs and allows the module to process multiple input matrixes until it encounters a matrix terminated with 0x00FF. Each matrix is preempted with an xdim and ydim indicating how many columns and rows the matrix has respectively. The weights are stored in the second address of the weight SRAM and are a 3x3 matrix. Using this approach allowed memory bandwidth to be well utilized.

# **Report Structure**

| 1. Introduction                        |
|----------------------------------------|
| 1.1 Summary                            |
| 1.2 Challenges 4                       |
| 1.3 Results Summary                    |
| 2. Micro-Architecture                  |
| 2.1 Sign Bit Hardware Algorithm        |
| 2.2 Controller FSM                     |
| 2.3 Architecture Diagram and Data Flow |
| 3. Interface Specification             |
| 3.1 Description                        |
| 3.2 Interface Signal Table             |
| 3.3 Sample Timing Diagram              |
| 4. Technical Implementation            |
| 4.1 Hierarchy                          |
| 5. Verification                        |
| 6. Results Achieved                    |
| 7. Conclusions                         |
| 8. Appendix 9                          |
| 8.1 Module Interface                   |
| 8.2.1 Testbench Cycle Output           |
| 8.3 Timing Reports                     |

| 8.4 Area Report           | 11 |
|---------------------------|----|
| 8.5 Timing Diagram Script | 12 |
| 8.6 Design Code           | 12 |
| 8.7 SRAM Code             | 21 |
| 8.8 Test bench Code       | 23 |
| 8.9 Synthesis Script      | 27 |
| 8.10 Final Design         | 33 |

#### 1. Introduction

#### 1.1 Summary

The hardware designed in this module implements a kernel convolution. The kernel convolution is designed to be used with neural networks that use sign rounding to replace the traditional multiplication and addition with XNORs and Bit counting to determine the output. Utilizing this technique allows more efficient hardware to be created as it avoids large multiplication circuits.

#### 1.2 Challenges

Designing this piece of hardware had a few challenges, particularly with bit counting and controller design. Bit counting was a challenge to find a gate efficient method in computing the sign. The solution that was decided upon was to add the individual bits and compare in order to determine the sign instead of adding 1 for set bits and subtracting 1 for unset bits as that would result in extra multiplexers and gates within the adders. Controlling the outputs properly was challenging due to the pipelined inputs. This was overcame by introducing starting states to get the inputs into a place so the core processing loop to handle multiple matrixes.

## 1.3 Results Summary

Using this design I was able to achieve a high throughput and maximize using memory bandwidth on the input memory. The final design used 1600 um<sup>2</sup> of space and worked at a clock period of 4.75 ns.

#### 2. Micro-Architecture

# 2.1 Sign Bit Hardware Algorithm

In order to process a whole row of input data with a 3x3 convolutional matrix, 14 sign bit calculators are need for a 16 bit wide input. The sign was calculated by summing the set bits of the inputs from each row XNOR with the weight row as shown below. Where InMatrix is a 3x3 subset of the input matrix.

```
\sim (\{InMatrix\} \oplus \{WeightMatrix1\}) = IntOut
```

 $\sum_{i} IntOut[i] > 4 = BitSignOutput$ 

By shifting the inputs up and using multiple calculation in parallel for each output bit the output row can be computed once a clock cycle.

# 2.2 Controller FSM



Figure 1: Controller FSM

#### 2.3 Architecture Diagram and Data Flow

The controller generates the address for the weights, inputs and outputs SRAM interfaces which introduce flip flops to the SRAM connections. Data is then received in the interfaces and is piped into the convolution calculator and the dimension registers. Loading of the dimensions and weights is signaled by the controller. The convolution calculator then pipelines the inputs and properly pads the outputs according the x-dimension of the input matrix. Which is then loaded into the output SRAM interface. The controller will then send a write signal when valid outputs are being calculated.



Figure 2: Architecture Drawing

# 3. Interface Specification

#### 3.1 Description

Interfacing with this hardware consists of 2 input and 1 output SRAMS that require addresses and data lines as well as a write enable line for the output SRAM. It requires a clock and for a reset to be asserted before operation begins. Afterwards the go input will trigger the module to start calculations on the matrix at address 0 while asserting a busy signal high. After it encounters a matrix terminated in 0x00FF it will resume waiting for the next assertion of go.

3.2 Interface Signal Table

| Signal (in module order) | Width (Bits) | Signal Description                     |
|--------------------------|--------------|----------------------------------------|
| dut_run                  | 1            | Signals module matrix is ready to run. |
| dut_busy                 | 1            | Signals device module is processing.   |

| reset_b                | 1  | Resets the module into wait state and    |
|------------------------|----|------------------------------------------|
|                        |    | initializes registers to 0.              |
| clk                    | 1  | Clock input for module flip flops.       |
| dut_sram_write_address | 12 | The address in the output SRAM that      |
|                        |    | dut_sram_write_data is stored in.        |
| dut_sram_write_data    | 16 | Data send to output SRAM.                |
| dut_sram_write_enable  | 1  | Must be high for data to be written.     |
| dut_sram_read_address  | 12 | Input SRAM read address.                 |
| sram_dut_read_data     | 16 | Input line for data from SRAM. Delayed   |
|                        |    | from address by 1 clock cycle.           |
| dut_wmem_read_address  | 12 | Weight SRAM read address.                |
| wmem_dut_read_data     | 16 | Input line for weight from SRAM. Delayed |
|                        |    | from address by 1 clock cycle.           |

### 3.3 Sample Timing Diagram

The following image is a sample timing diagram for the interface. It shows 3 separate parts of a run with multiple matrixes. First occurs the loading where the module starts reading in data and starting the output. This occurs until the next matrix is encountered which is shown in the second part of the timing diagram and finally followed by the end of processing signaled by a matrix terminated in 0x00FF. F's in the names below are used to indicate the final data or final address that contains an input or output.



Figure 3: Interface Timing Diagram

#### 4. Technical Implementation

The whole module is contained within the top without mem.v

#### 4.1 Hierarchy

- 1. MyDesign Top Module
  - 1.1.1. Controller FSM controller
  - 1.1.2. Convolution Calculator Pipelines inputs and has combination output logic
    - 1.1.2.1.1. Select output Padding Left 0 pads output
    - 1.1.2.1.2. Input Registers Pipelines the inputs
    - 1.1.2.1.3. XNOR Bitcount Add Compare (x14) Calculates sign of output

- 1.1.3. Weight Reg Holds the weight matrix
- 1.1.4. Input Dim Reg Holds the Input dimensions
- 1.1.5. Read Input Interface Flip Flop interfaces for input SRAM
- 1.1.6. Weight Input Interface Flip Flop interfaces for weight SRAM
- 1.1.7. Output Interface Flip Flop interface for output SRAM

This hierarchy allowed the bulk of Datapath to be within its own module while the submodules simplified the amount of HDL that had to be written.

#### 5. Verification

Verification was done through the provided test bench. The inputs and the outputs were placed in folders for each run along with the expected output vectors. The test bench asserts the run signal and then compares the output to the expected output vectors for the given input.

### 6. Results Achieved

The following table is a list of the results achieved.

| Metric                                 | Results                                       |
|----------------------------------------|-----------------------------------------------|
| Area                                   | 1600 um <sup>2</sup>                          |
| Clock Speed                            | 210526315 hz                                  |
| Delay for 3 matrixes (12.667 avg ydim) | 49 Cycles                                     |
| Delay                                  | 232.75ns                                      |
| 1/(delay.area)                         | 2.685e-6 (ns <sup>-1</sup> um <sup>-2</sup> ) |

#### 7. Conclusions

The hardware is able to operate with a high throughput utilizing the maximum possible bandwidth of the input memory. By doing this in combination with a high clock rate allows the module to convolute the input matrixes efficiently with an average of 77.583ns per matrix in testing with a total cell area of 1600um<sup>2</sup>.

```
8. Appendix
8.1 Module Interface
module MyDesign(
input dut_run,
output dut_busy,
input reset_b,
input clk,

output [11:0]dut_sram_write_address,
output [15:0]dut_sram_write_data,
output dut_sram_write_enable,
```

output [11:0]dut\_sram\_read\_address, input [15:0]sram\_dut\_read\_data,

output [11:0]dut\_wmem\_read\_address, input [15:0]wmem\_dut\_read\_data);

**8.2.1 Testbench Cycle Output** 

| Transcript                                          |                                     | ### ### ### ### ### ### ### ### ### ## |  |  |  |
|-----------------------------------------------------|-------------------------------------|----------------------------------------|--|--|--|
| Round 0 check start                                 | 21101 19                            |                                        |  |  |  |
| store results to g_result.dat                       |                                     |                                        |  |  |  |
| load results to output_array                        |                                     |                                        |  |  |  |
| load results to golden_output_array                 | load results to golden_output_array |                                        |  |  |  |
| -Bound 0 start compare                              |                                     |                                        |  |  |  |
| Round 0 Your report                                 |                                     |                                        |  |  |  |
| Check 1 : Correct g results = 32/32 compact(ycle=48 |                                     |                                        |  |  |  |
| 4 TNFO-readmen - innut 1/innut evan dat             |                                     |                                        |  |  |  |
| 0 ps to 2602 ps Project : Project No                | ow: 1,500 ps Delta: 2               | sim:/fb_top/dut/conv_calc              |  |  |  |

# **8.3 Timing Reports**

\*\*\*\*\*\*\*\*\*

Report : timing -path full -delay max

-max\_paths 1
Design : MyDesign
Version: P-2019.03-SP1

Date : Thu Oct 28 14:40:09 2021

Operating Conditions: slow Library:

NangateOpenCellLibrary\_PDKv1\_2\_v2008\_10\_slow\_nldm

Wire Load Model Mode: top

Startpoint: controller/input\_addr\_offset\_reg[1]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: controller/base input addr reg[5]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: max

| Point                                                                                                                                                                                                                                                                                                                                                                                             | Incr                                                                                                       | Path                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| clock clk (rise edge) clock network delay (ideal) controller/input_addr_offset_reg[1]/CK (DFF_X2) controller/input_addr_offset_reg[1]/QN (DFF_X2) U1033/ZN (NOR2_X2) U648/ZN (INV_X1) U423/ZN (OAI21_X1) U1003/ZN (AOI222_X1) U1004/ZN (AOI222_X1) U1005/ZN (AOI222_X2) U1006/ZN (AOI222_X1) U655/ZN (XNOR2_X1) U428/ZN (OAI22_X1) controller/base_input_addr_reg[5]/D (DFF_X1) data arrival time | 0.0000<br>0.0000<br>0.4840<br>0.0880<br>0.1081<br>0.1472<br>1.1085<br>0.4037<br>0.9236<br>0.3176<br>0.3713 | 0.4840 r<br>0.5720 f<br>0.6801 r<br>0.8273 f<br>1.9358 r<br>2.3395 f<br>3.2631 r<br>3.5806 f<br>3.9519 f<br>4.3982 r |
| <pre>clock clk (rise edge) clock network delay (ideal) clock uncertainty controller/base_input_addr_reg[5]/CK (DFF_X1) library setup time data required time data required time data arrival time</pre>                                                                                                                                                                                           | 4.7500<br>0.0000<br>-0.0500<br>0.0000<br>-0.2964                                                           | 4.7500<br>4.7000<br>4.7000 r                                                                                         |
| slack (MET)                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                            | 0.0054                                                                                                               |

Information: Updating design information... (UID-85)

\*\*\*\*\*\*\*\*\*\*

Report : timing

-path full
-delay min
-max\_paths 1

Design: MyDesign
Version: P-2019.03-SP1

Date : Thu Oct 28 14:40:09 2021

Operating Conditions: fast Library:

NangateOpenCellLibrary\_PDKv1\_2\_v2008\_10\_fast\_nldm

Wire Load Model Mode: top

Startpoint: controller/output addr offset reg[0]

(rising edge-triggered flip-flop clocked by clk)

Endpoint: controller/output\_addr\_offset\_reg[0]

(rising edge-triggered flip-flop clocked by clk)

Path Group: clk Path Type: min

| Point                                                                                                                                                                                                                                              | Incr                                                     | Path              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------|
| <pre>clock clk (rise edge) clock network delay (ideal) controller/output_addr_offset_reg[0]/CK (DFF_X1) controller/output_addr_offset_reg[0]/Q (DFF_X1) U491/ZN (AOI22_X1) controller/output_addr_offset_reg[0]/D (DFF_X1) data arrival time</pre> | 0.0000<br>0.0000<br>0.0000<br>0.0574<br>0.0184<br>0.0000 | 0.0574 r          |
| <pre>clock clk (rise edge) clock network delay (ideal) clock uncertainty controller/output_addr_offset_reg[0]/CK (DFF_X1) library hold time data required time</pre>                                                                               | 0.0000<br>0.0000<br>0.0500<br>0.0000<br>0.0004           |                   |
| data required time data arrival time                                                                                                                                                                                                               |                                                          | 0.0504<br>-0.0758 |
| slack (MET)                                                                                                                                                                                                                                        |                                                          | 0.0255            |

# 8.4 Area Report

\*\*\*\*\*\*\*\*\*

Report : cell
Design : MyDesign
Version: P-2019.03-SP1

#### Attributes:

b - black box (unknown)

h - hierarchical
mo - map only

```
n - noncombinational
r - removable
u - contains unmapped logic
```

//dimension values and weight matrix

wire [1:0]input dim load ctrl;

//loading dimensions from the controller

wire [4:0] xdim, ydim; wire [15:0]weight;

```
Area Attributes
Cell
                    Reference
                                 Library
... (Omitted for conciseness)
Total 745 cells
                                              1600.7880
8.5 Timing Diagram Script
//Generated Using https://wavedrom.com/
{signal: [
 { },
{name:'sram_dut_read_data', wave:'x0.....2345678923|456789|23x....',
data:['xdim', 'ydim', 'In0', 'In1', 'In2', 'In3', 'In4', 'In5','In6',
'...','In18','In19','In20','In21','In22','...','InF-1','x00FF']},
 {name:'dut sram read address', wave:'x0.....23456789234|456789|2x....3',
data:['0','1', '2', '3', '4', '5', '6', '7','8','9',
'...','21','22','23','24','25','...', 'F','0']},
 { } ,
 data:['wdim', 'weight']},
 data:['0','1']},
 {name:'dut_sram_write_data', wave:'x......234|4x...9|2345x..',
data:['Out0', 'Out1', '...','OutF', 'Out0....','OutF-3','OutF-2', 'OutF-1',
'OutF']},
 {name:'dut sram write address',
wave: 'x2.....23|45....|6789x.2',data:['0', '1', '2','13','14...','F-
3', 'F-2', 'F-1', 'F','0']},
 ] }
8.6 Design Code
module MyDesign (
 input dut run,
 output dut busy,
 input reset b,
 input clk,
 output [11:0]dut_sram_write_address,
 output [15:0]dut_sram_write_data,
 output dut sram write enable,
 output [11:0]dut sram read address,
 input [15:0]sram_dut_read_data,
 output [11:0]dut wmem read address,
 input [15:0]wmem_dut_read_data);
```

```
//addr and write enable from controller for sram interfaces
 wire [11:0]fsm weight addr, fsm input addr, fsm output addr;
 wire fsm w enable;
 //Data from interface outputs to device
 wire [15:0] weight input data, input input data;
 //Whole row output calculation to be sent to sram interface
 wire [15:0]calculation_output;
 //CONTROLLER
 //FSM controller sets addresses and load controls
 fms controller(.clock(clk), .reset(reset_b), .go(dut_run),
   .ydim(ydim),
   .input data(input input data),
   .busy(dut busy),
   .input load ctrl(input dim load ctrl),
   .input addr(fsm input addr),
   .weight addr(fsm weight addr),
   .output addr(fsm output addr),
   .output w enable(fsm w enable));
//-----
 //CONVOLUTION module
 //does the calculations from the previous 3 inputs and left padds the output
 convolution conv calc(.clock(clk),
   .reset(reset b),
   .xdim(xdim),
   .weight(weight),
   .input data(input input data),
   .padded out(calculation output));
//----
 //WEIGHT AND DIM REGISTERS
 //holds the weight and dimensions after they have been loaded from SRAM
 input weight registers weight reg(.clock(clk),
   .reset(reset b),
   .input sram data (weight input data),
   .weight out(weight));
 input dim registers dim reg(.clock(clk),
   .reset(reset b),
   .input_sram_data(input_input_data),
   .input load ctrl(input dim load ctrl),
   .xdim req(xdim),
   .ydim reg(ydim));
//-----
 //READ INTERFACE
 //pipelines inputs and outputs to the SRAM
 sram read interface read input(.clock(clk),
   .reset(reset b),
   .sram_interface_data(sram_dut_read_data),
   .dev_interface_read_addr(fsm_input addr),
   .interface_sram_read_addr(dut_sram_read_address),
   .interface_dev_data_out(input_input_data));
 sram read interface read weight(.clock(clk),
   .reset(reset b),
   .sram interface data(wmem dut read data),
   .dev interface read addr(fsm weight addr),
   .interface_sram_read_addr(dut_wmem_read_address),
```

```
.interface_dev_data_out(weight_input_data));
//-----
 //WRITE INTERFACE
 //Pipelines the outputs to the SRAM
 sram write interface write output(.clock(clk), .reset(reset b),
    .dev_interface_write_addr(fsm_output_addr),
    .dev_interface_write_data(calculation_output),
    .dev interface r enable(fsm w enable),
    .interface_sram_write_addr(dut_sram_write_address),
.interface_sram_write_data(dut_sram_write_data),
    .interface sram r enable(dut sram write enable)
   );
endmodule
//stores the weight
module input weight registers (
 input clock,
 input reset,
 input [15:0]input_sram_data,
 output [15:0] weight out
 reg [8:0]weight;
 assign weight_out = {6'b0, weight};
 always @ ( posedge clock ) begin
   if(~reset)
     weight <= 0;
   else
     weight<=input sram data;</pre>
 end
endmodule
// This module contains the registers for x and y dim
// It handels when to update them from input select ctrl
// 00,10 -> dont update
// 01 -> save input to xdim reg
// 11 -> save input to ydim_reg
module input dim_registers(
 input clock,
 input reset,
 input [15:0]input sram data,
 input [1:0]input_load_ctrl,
 output reg [4:0] xdim_reg,
 output reg [4:0] ydim_reg
 );
 //next values to be loaded in
 reg [4:0] xdim reg next;
 reg [4:0] ydim reg next;
 //clear registers on sync reset
 always@(posedge clock)begin
   if(~reset)begin
     xdim reg <= 0;</pre>
     ydim reg <= 0;
   end
   else begin
```

```
xdim reg <= xdim reg next;</pre>
      ydim reg <= ydim reg next;</pre>
    end
  end
  always@(*)begin
    //hold value by default
    xdim_reg_next = xdim_reg;
    ydim_reg_next = ydim_reg;
    //otherwise load new value
    casex(input load ctrl)
      2'b01: xdim_reg_next = input_sram_data[4:0];
2'b11: ydim_reg_next = input_sram_data[4:0];
    endcase
  end
endmodule
//the inputs to the ram through a flip flop
module sram_read_interface(
  input clock,
  input reset,
  input [15:0] sram interface data,
                                               //from mem
  input [11:0] dev interface read addr,
                                              //from ctrl
  output reg [11:0]interface_sram_read_addr, //to mem
  output reg [15:0]interface_dev_data_out //to inputs
 );
  //inputs and ouputs pass through a flip flop
  always @ ( posedge clock ) begin
    if(~reset)begin
     interface sram read addr <= 0;</pre>
      interface_dev_data out <=0;</pre>
    end
    else begin
      interface sram read addr <= dev interface read addr; //data from mem into
      interface dev data out <= sram interface data; //addr from ctrl into mem
    end
  end
endmodule
//the output to the ram through a flip flop
module sram write interface(
 input clock,
 input reset,
  input [11:0]dev interface write addr,//from ctrl
  input [15:0]dev_interface write data,
                                           //from ctrl
  input dev_interface_r_enable,
                                              //from ctrl
  output reg [11:0]interface_sram_write_addr, //to mem
  output reg [15:0]interface_sram_write_data, //to mem
  output reg interface_sram_r_enable);
  //inputs and ouputs pass through a flip flop
  always @ ( posedge clock ) begin
    if(~reset)begin
```

```
interface sram write addr <= 0;</pre>
      interface sram write data <=0;
      interface_sram_r_enable <=0;</pre>
    end
    else begin
      interface sram write addr <= dev interface write addr;</pre>
      interface sram write data <=dev interface write data;
      interface sram r enable <=dev interface r enable;</pre>
    end
  end
endmodule
//Captures the inputs and piplines them to compute the convolution with the
module convolution (
 input clock,
  input reset,
  input [4:0]xdim,
  input [15:0]weight,
  input [15:0]input data,
  output [15:0] padded out);
wire [15:0] reg 1, reg 2, reg 3;
wire [13:0]output_raw;
//padd the ouput
output select padding
padded output (.xnor bitcnt add cmp output (output raw), .xdim (xdim), .padded outpu
t(padded out));
//clocks the data through the registers to shift them to get the proper outputs
input_registers input_storage_regs(.clock(clock),
  .reset (reset),
  .data input (input data),
  .reg_1(reg_1),
  .reg 2(reg 2),
  .reg 3(reg 3));
//output sign determination in parallel for each row
xnor bitcnt add cmp output bit 0(.weight row 1(weight[2:0]),
.weight row 2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[2:0]),.input reg 2 bits(reg
2[2:0]),.input reg 3 bits(reg 3[2:0]),.sign output(output raw[0]));
xnor bitcht add cmp
output_bit_1(.weight_row_1(weight[2:0]),.weight_row_2(weight[5:3]),
.weight_row_3(weight[8:6]),.input_reg_1_bits(reg_1[3:1]),.input_reg_2_bits(reg_
2[3:1]),.input_reg_3_bits(reg_3[3:1]),.sign_output(output_raw[1]));
xnor bitcnt add cmp
output bit 2(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),
.weight_row_3(weight[8:6]),.input_reg_1_bits(reg_1[4:2]),.input_reg_2_bits(reg_
2[4:2]),.input_reg_3_bits(reg_3[4:2]),.sign_output(output_raw[2]));
xnor bitcnt add cmp
output bit \overline{3} (.weight row 1(weight[2:0]), .weight row 2(weight[5:3]),
.weight_row_3(weight[8:6]),.input_reg_1_bits(reg_1[5:3]),.input_reg_2_bits(reg_
2[5:3]),.input reg 3 bits(reg 3[5:3]),.sign output(output raw[3]));
xnor bitcnt add cmp
output bit 4(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[6:4]),.input reg 2 bits(reg
2[6:4]),.input_reg_3_bits(reg_3[6:4]),.sign_output(output_raw[4]));
```

```
xnor bitcnt add cmp
output bit 5(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[7:5]),.input reg 2 bits(reg
2[7:5]),.input reg 3 bits(reg 3[7:5]),.sign output(output raw[5]));
xnor bitcht add cmp
output bit 6(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[8:6]),.input reg 2 bits(reg
2[8:6]),.input_reg_3_bits(reg_3[8:6]),.sign_output(output_raw[6]));
xnor bitcnt add cmp
output_bit_7(.weight_row_1(weight[2:0]),.weight_row_2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[9:7]),.input reg 2 bits(reg
2[9:7]), input reg 3 bits(reg 3[9:7]), sign output(output raw[7]));
xnor bitcnt add cmp
output bit 8 (.weight row 1(weight[2:0]), .weight row 2(weight[5:3]),
.weight_row_3(weight[8:6]),.input_reg_1_bits(reg_1[10:8]),.input_reg_2_bits(reg_
_2[10:8]),.input_reg_3_bits(reg_3[10:8]),.sign_output(output_raw[8]));
xnor bitcnt add cmp
output bit 9(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),
.weight row 3(weight[8:6]),.input reg 1 bits(reg 1[11:9]),.input reg 2 bits(reg
2[11:9]),. input reg 3 bits(reg_3[11:9]),.sign_output(output_raw[9]));
xnor_bitcnt_add_cmp
output_bit_10(.weight_row_1(weight[2:0]),.weight_row_2(weight[5:3]),.weight_row
_3(weight[8:6]),.input_reg_1_bits(reg_1[12:10]),.input_reg_2_bits(reg_2[12:10])
,.input reg 3 bits(reg 3[12:10]),.sign output(output raw[10]));
xnor bitcnt add cmp
output bit 11(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),.weight row
3(\text{weight}[\overline{8}:6]), \text{.input reg } 1 \text{ bits}(\text{reg } 1[13:11]), \text{.input reg } 2 \text{ bits}(\text{reg } 2[\overline{13}:\overline{11}])
,.input_reg_3_bits(reg_3[13:11]),.sign_output(output_raw[11]));
xnor bitcnt add cmp
output bit 12(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),.weight row
_3(weight[8:6]),.input_reg_1_bits(reg 1[14:12]),.input_reg_2_bits(reg 2[14:12])
,.input reg 3 bits(reg 3[14:12]),.sign output(output raw[12]));
xnor bitcht add cmp
output bit 13(.weight row 1(weight[2:0]),.weight row 2(weight[5:3]),.weight row
3(weight[8:6]),.input reg 1 bits(reg 1[15:13]),.input reg 2 bits(reg 2[15:13])
,.input_reg_3_bits(reg_3[15:13]),.sign_output(output_raw[13]));
endmodule
//shifts the input from reg 3 -> reg 1
module input registers(
  input clock,
  input reset,
  input [15:0]data input,
  output reg [15:0] reg 1,
  output reg [15:0]reg_2,
  output reg [15:0]reg 3);
  //shifting the registers from top to bottom handles the vertical shifting
  always @ ( posedge clock ) begin
    if(~reset)begin
      reg_1 <= 0;
reg_2 <= 0;
      reg 3 <= 0;
    end
    else begin
     reg 1 <= reg 2;
      reg_2 <= reg_3;
      reg_3 <= data input;</pre>
    end
```

```
endmodule
//selects the output padding for each weight
module output select padding (
 input [13:0]xnor bitcnt add cmp output,
 input [4:0]xdim,
  output reg [15:0] padded output
  //combinational logic to properly left padd the output with zeros
  always @ ( * ) begin
  padded output = 0;
    casex(xdim)
      5'd16: padded output[15:0] = {2'b0, xnor bitcnt add cmp output[13:0]};
      5'd12: padded output[15:0] = {6'b0, xnor bitcnt add cmp output[9:0]};
      5'd10: padded output[15:0] = {8'b0, xnor bitcnt add cmp output[7:0]};
      default: padded output = 16'bx;
    endcase
  end
endmodule
// takes 4 x 4bit inputs and calculates the sign bit from xnor and weights for
variable inputs
module xnor bitcnt add cmp(
 input [2:0] weight_row_1,
 input [2:0] weight row 2,
 input [2:0] weight row 3,
 input [2:0]input reg 1 bits,
 input [2:0]input reg 2 bits,
 input [2:0]input reg 3 bits,
  output sign output);
  wire [3:0] xnor_out_1, xnor_out_2, xnor_out_3;
  wire [3:0] bitcount out;
  //compute the xnors
  assign xnor_out_1 = ~(weight_row_1^input_reg_1_bits);
  assign xnor out 2 = ~(weight row 2^input reg 2 bits);
  assign xnor_out_3 = ~(weight_row_3^input_reg_3_bits);
  //use the xnor out 3[2] as the cary in
  assign bitcount_out = ((xnor_out_1[0] + xnor_out_1[1]) + (xnor_out_1[2] +
xnor_out_2[0]))
                        + ((xnor_out_2[1] + xnor_out_2[2])+ (xnor_out_3[0] +
xnor_out_3[1]))
                        + xnor out 3[2];
  //calculate the sign of the bitcount
  assign sign_output = bitcount_out > 4'b0100;
endmodule
module fms controller(
 input clock,
 input reset,
 input go,
```

```
input [4:0]ydim,
  input [15:0]input data,
  output reg busy,
  output reg [1:0]input load ctrl,
  output [11:0]input addr,
  output [11:0] weight addr,
  output [11:0]output_addr,
  output reg output_w_enable);
parameter S0 = 3'd0,
          S1 = 3'd1,
          S2 = 3'd2,
          s3 = 3'd3,
          S4 = 3'd4,
          S5 = 3'd5,
          S6 = 3'd6;
reg [3:0] state, next state;
reg [4:0] input addr offset, output addr offset;
reg [4:0] next_input_addr_offset, next_output_addr_offset;
reg [6:0]base input addr, base ouput addr;
reg [6:0]next base input addr, next base ouput addr;
// assigns the next output as current base + offset
assign input addr = base input addr + input addr offset;
assign output_addr = base_ouput_addr + output_addr_offset;
assign weight addr = 1;
//create the flip flops for stored values
always @ ( posedge clock ) begin
 if(~reset)begin
   state <= S0;
    input addr offset <= 0;</pre>
    output_addr_offset <= 0;
    base_input_addr <= 0;</pre>
    base ouput addr <= 0;</pre>
  end
  else begin
    state <= next state;</pre>
    input_addr_offset <= next_input_addr_offset;</pre>
    output_addr_offset <= next_output_addr_offset;</pre>
    base input addr <= next base input addr;</pre>
    base ouput addr <= next base ouput addr;</pre>
end
always @ ( * ) begin
 //default state
 next state = S0;
 //busy unless in wait state
 busy = 1;
  //do not load x or y dim
 input_load_ctrl = 0;
  //output only in certain state
 output w enable = 0;
 //hold values unless otherwise set
 next input addr offset = input addr offset;
 next output addr offset = output addr offset;
  next base input addr = base input addr;
  next base ouput addr = base ouput addr;
```

```
case(state)
   S0: begin
     //reset the offset registers
     next input addr offset = 0;
     next output addr offset = 0;
     next_base_input_addr = 0;
     next base ouput addr = 0;
     busy = 0;
     //change state
     if(go)
       next state= S1;
     else
       next_state= S0;
   end
   S1:begin
     //inc offset
     next input addr offset = input addr offset + 1'b1;
     //detect cycle before dimensions will appear in input
     if(input_addr_offset == 2)
       next_state = S2;
       next state = S1;
   end
   S2: begin
     //inc offset
     next_input_addr_offset = input_addr_offset + 1'b1;
     //load the xdim on next clock
     input load ctrl = 2'b01;
     next state = S3;
   end
   S3: begin
      //inc input offset update the bases and reset next offsets to zero
     //this allows mutiple inputs to be processed as the cycle is a loop from
this point
     next base input addr = next base input addr + input addr offset + 1'b1;
     next_base_ouput_addr = next_base_ouput_addr + output_addr_offset;
     next input addr offset = 0;
     next output addr offset = 0;
     //load the ydim on next clock
     input load ctrl = 2'b11;
     next_state = S4;
   end
   S4:begin
     //inc offset
     next input addr offset = input addr offset + 1'b1;
      //detect that outputs will be ready on next clock cycle
     if(input_addr_offset == 2)
       next_state = S5;
     else
       next_state = S4;
   end
   S5:begin
     //incr input and outputs adress and enable the output
     next_input_addr_offset = input_addr_offset + 1'b1;
```

```
next_output_addr_offset = output_addr_offset + 1'b1;
      output w enable = 1;
      //detect when next dim are ready to be loaded
      if(input addr offset == ydim-1'd1)
       next state = S6;
      else
       next state = S5;
    end
    S6:begin
      //incr inputs and outputs are still processing
      next_input_addr_offset = input_addr_offset + 1'b1;
      next_output_addr_offset = output_addr_offset + 1'b1;
      output w enable = 1;
      //load the next dimension
      input load ctrl = 2'b01;
      next state = S3;
      //{\tt detect} end of data stream
      if(input_data == 16'h00ff)
        next state = S0;
    end
  endcase
end
endmodule
8.7 SRAM Code
```

```
//`timescale 1ns/10ps
             #(parameter ADDR_WIDTH = 32 , parameter DATA_WIDTH = 16 ,
module sram
               parameter MEM_INIT_FILE = "" )
             ·
//-----
             input wire [ADDR_WIDTH-1:0 ] write_address ,
             input wire [DATA_WIDTH-1:0 ] write_data
input wire [ADDR_WIDTH-1:0 ] read_address
output reg [DATA_WIDTH-1:0 ] read_data
             input wire
                                                        write enable
                      input reset,
             input clock
             );
   //----
   // Associative memory
   bit [DATA_WIDTH-1:0] mem [int];
   //-----
   // RAW and X condition
```

```
reg [ADDR_WIDTH-1:0 ] last_write_addr;
                           last write en;
   //-----
   // Read
   always @(posedge clock)
    begin
       if(!reset) // Active low reset
           begin
                 for(int i = 0; i < mem.size(); i++)
                      mem[i] = 'hx;
           end
      else if ( ^read_address === 1'bx || ( (last_write_addr) ==
(read_address) && last_write_en == 1'b1) )
        read data <= 16'bx;
      else
        read data <= mem [read address];</pre>
   //-----
   // Write
   always @(posedge clock)
    begin
       if(reset) // Active low reset
           begin
                 last_write_addr <= write_address;</pre>
                 last write en <= write enable;</pre>
                 if (write enable)
                      mem [write address] = write data;
      end
     end
   //-----
   //-----
     //Loading inputs and weights to sram
   string entry ;
   int fileDesc ;
   bit [ADDR WIDTH-1 :0 ] memory address ;
   bit [DATA_WIDTH-1 :0 ] memory_data ;
   task loadInitFile(input string memFile);
     if (memFile != "")
      begin
        fileDesc = $fopen (memFile, "r");
        if (fileDesc == 0)
          begin
            $display("ERROR::readmem file error : %s ", memFile);
        $display("INFO::readmem : %s ", memFile);
        while (!$feof(fileDesc))
          begin
            void'($fgets(entry, fileDesc));
           void'($sscanf(entry, "@%x %b", memory address, memory data));
            //$display("INFO::readmem file contents: %s : Addr:%h,
Data:%h", memFile, memory address, memory data);
           mem[memory_address] = memory_data ;
```

```
end
    $fclose(fileDesc);
end
endtask
endmodule
```

#### 8.8 Test bench Code

```
`include "sram.sv"
module tb top();
 parameter CLK PHASE=5;
 parameter ROUND=1;
 //parameter ADDR 464=12'h0d;
 parameter ADDR_5\overline{64}=12'h01f;
 //parameter num_results_464=14;
 parameter num_results_564=32;
 time computeCycle[ROUND];
 event computeStart[ROUND];
 event computeEnd[ROUND];
 event checkFinish[ROUND];
 time startTime[ROUND];
 time endTime[ROUND];
 int correctResult[ROUND];
 reg [15:0] result_array[int];
 reg [15:0] golden_result_array[int];
 int i;
 int j;
 int k;
 int q;
 int p;
 //----
      ______
 // General
 //
                             clk
 req
 reg
                             reset b
                             dut run
                             dut_busy
 wire
 //-----output sram-----
 wire
                               dut_sram_write_enable ;
 wire [11:0]
                               dut_sram_write_address ;
 wire [15:0]
                               dut_sram_write_data ;
 //----input sram-----input sram-----
 wire [11:0]
                               dut_sram_read_address ;
 wire [11:0]
                               dut wmem read address ;
                               wmem_dut_read_data ; // read
 wire [15:0]
data
 //-----
 //SRAM
```

```
//sram for inputs
 sram #(.ADDR WIDTH (12),
        .DATA WIDTH (16),
        .MEM INIT FILE ("input sram.dat" ))
        input mem (
        .write enable (1'b0),
        .write_address( 12'b0 ),
        .write_data (16'b0),
        .read_address ( dut_sram_read_address ),
       .read_data ( sram_dut_read_data ),
.reset ( reset_b
.clock ( clk )
                                           ),
       );
 //sram for weights
 .MEM INIT FILE ("weight sram.dat"
                                           ))
        weight mem (
        .write enable ( 1'b0
        .write_address( 12'b0
                                        ),
        .write_data (16'b0
                                        ),
        .read_address ( dut_wmem_read_address ),
        .read_data ( wmem_dut_read_data ),
       .reset
                  ( reset b
                                           ),
       .clock
                 ( clk
       );
 //sram for outputs
 .MEM INIT FILE ("output sram.dat"
        output mem (
        .write enable ( dut sram write enable ),
        .write_address( dut_sram_write_address ),
        .write_data ( dut_sram_write_data ),
        .read_address ( 12'b0 ),
        .read_data ( ),
       .reset ( reset_b
                                           ),
        .clock
               ( clk
       );
//-----
 MyDesign dut(
//-----
//Control signals
       .dut_run ( dut_run .dut_busy ( dut_busy .reset_b ( reset_b .clk ( clk
                                           ),
                                                  ),
//-----
//input and output SRAM interface
        .dut_sram_write_address (dut_sram_write_address),
.dut_sram_write_data (dut_sram_write_data),
.dut_sram_write_enable (dut_sram_write_enable),
//weights SRAM interface
```

```
.dut wmem read_address ( dut_wmem_read_address ),
       .wmem_dut_read_data ( wmem_dut_read_data
 //-----
 // clk
 initial
  begin
                       = 1'b0;
     forever # CLK PHASE clk = ~clk;
  end
 //-----
 // Stimulus
 initial begin
    $display("------start simulation------
----\n");
    repeat(25) @(posedge clk);
    reset b=0;
    dut run=0;
    repeat (25) @ (posedge clk);
    reset b=1;
    for(j=0;j<ROUND;j=j+1) begin</pre>
      if(j!=0) wait(checkFinish[j-1]);
      input_mem.loadInitFile($sformatf("input_%0d/input_sram.dat",j));
      weight_mem.loadInitFile($sformatf("input_%0d/weight_sram.dat",j));
          repeat(5) @(posedge clk);
          wait(dut busy==0);
      @(posedge clk);
      dut run=1; // DUT starts computing
      ->computeStart[j];
      $display("-----
                     -----Round %0d start------
----\n",j);
      wait(dut busy==1);
      @(posedge clk);
      dut run=0;
      wait(dut busy==0);
      ->computeEnd[j];
    end
 end
 //-----
 // Timer
 //
 initial begin
  for (k=0; k< ROUND; k=k+1) begin
     wait(computeStart[k]);
     startTime[k]=$time;
     wait(computeEnd[k]);
     endTime[k]=$time;
     computeCycle[k]=endTime[k]-startTime[k];
   end
 end
 //-----
 // Result collector
 // Collect your compute results
```

```
initial begin
   for (q=0; q< ROUND; q=q+1) begin
     wait(computeEnd[q]);
     repeat(10) @(posedge clk);
     $display("-----Round %0d check start-----
  ----\n",q);
    $display("-----store results to g result.dat--
----\n");
     if (q==0)
     //$writememb($sformatf("input_%0d/result.dat",q),output_mem.mem,12'h000,A
DDR 464);
     $writememb($sformatf("input %0d/result.dat",q),output mem.mem,12'h000,ADD
R 564);
     //else
     //
     $writememb($sformatf("input %0d/result.dat",q),output mem.mem,12'h000,ADD
R ONE);
//$writememb($sformatf("input %0d/result.dat",q),output mem.mem,12'h000,12'h08f
       repeat(10) @(posedge clk);
     //-----
     //-----
     // Result comparator
     // Compare your compute results with the results computed by Python
script
     $display("-----array---
----\n");
     $readmemb($sformatf("input_%0d/result.dat",q),result_array);
     $display("----load results to
golden output array-----\n");
$readmemb($sformatf("input %0d/golden outputs.dat",q),golden result array);
       $display("-----Round %0d start compare ----
----\n",q);
         //if(q==0) begin
          // for(i=0;i<num results 464;i=i+1) begin</pre>
                    if(result array[i] == golden result array[i])
correctResult[q]=correctResult[q]+1;
         // end
         //end
     if(q==0) begin
               for(i=0;i<num results 564;i=i+1) begin
               if(result array[i] == golden result array[i])
correctResult[q]=correctResult[q]+1;
          end
     end
     //else begin
     // for(i=0;i<num results one;i=i+1) begin</pre>
      // if(result array[i]==golden result array[i])
correctResult[q]=correctResult[q]+1;
      //
          end
     //end
```

```
$display("-----Round %0d Your report-----
----\n",q);
     if(q==0)
                 //$display("Check 1 : Correct g results =
%0d/%0d",correctResult[q],num_results_464);
           $display("Check 1 : Correct g results =
%0d/%0d",correctResult[q],num_results_564);
     // $display("Check 1 : Correct g results =
%0d/%0d",correctResult[q],num_results_one);
     display("computeCycle=%0d", computeCycle[q]/(2*CLK_PHASE));
     @(posedge clk);
     ->checkFinish[q];
    end
    $finish;
      end
endmodule
8.9 Synthesis Script
# setup name of the clock in your design.
set clkname clk
# set variable "modname" to the name of topmost module in design
set modname MyDesign
# set variable "RTL DIR" to the HDL directory w.r.t synthesis directory
set RTL DIR ../v
# set variable "type" to a name that distinguishes this synthesis run
set type tut1
#set the number of digits to be used for delay results
set report default significant digits 4
set CLK PER 10
#-----
# Basic Synthesis Script (TCL format)
# Revision History
  1/15/03 : Author Shane T. Gehring - from class example
  2/09/07 : Author Zhengtao Yu - from class example
12/14/07 : Author Ravi Jenkal - updated to 180 nm & tcl
   10/7/20 : P Franzon - Project specific script
#-----
# Read in Verilog file and map (synthesize) onto a generic
# library.
# MAKE SURE THAT YOU CORRECT ALL WARNINGS THAT APPEAR
# during the execution of the read command are fixed
# or understood to have no impact.
# ALSO CHECK your latch/flip-flop list for unintended
# latches
      _____
```

```
#-----
# Our first Optimization 'compile' is intended to
# produce a design that will meet hold-time
# under worst-case conditions:
          - slowest process corner
          - highest operating temperature and lowest Vcc
          - expected worst case clock skew
#-----
#-----
# Set the current design to the top level instance name
\# to make sure that you are working on the right design
# at the time of constraint setting and compilation
current design $modname
#-----
# Set the synthetic library variable to enable use of
# desigware blocks
#-----
set synthetic library [list dw foundation.sldb]
#-----
# Specify the worst case (slowest) libraries and
# slowest temperature/Vcc conditions
# This would involve setting up the slow library as the
# target and setting the link library to the conctenation
# of the target and the synthetic library
#-----
set target library NangateOpenCellLibrary PDKv1 2 v2008 10 slow nldm.db
set link_library [concat $target_library $synthetic library]
# Specify a 5000ps clock period with 50% duty cycle
# and a skew of 50ps
#-----
                  _____
#set CLK PER 10
set CLK SKEW 0.05
create clock -name $clkname -period $CLK PER -waveform "0 [expr $CLK PER / 2]"
set clock uncertainty $CLK SKEW $clkname
#-----
# Now set up the 'CONSTRAINTS' on the design:
# 1. How much of the clock period is lost in the
   modules connected to it
\# 2. What type of cells are driving the inputs
\# 3. What type of cells and how many (fanout) must it
   be able to drive
# Following parameters have been modified based on Nangate 45nm library (slow
conditional):
# DFF CKQ, IP DELAY, DFF SETUP, OP DELAY, WIRE LOAD EST
# These values are based on simulation. Credited to: Christopher Mineo
#-----
# ASSUME being driven by a slowest D-flip-flop
# The DFF cell has a clock-Q delay of 638 ps
```

```
\# EX: 50um M3 has R of 178.57 Ohms and C of 12.5585fF. 0.69RC = 1.55ps, and
# of 50um M3 is 13fF. Therefore, roughly 20ps wire delay is assumed.
# NOTE: THESE ARE INITIAL ASSUMPTIONS ONLY
#-----
set DFF CKQ 0.638
set IP DELAY [expr 0.02 + $DFF CKQ]
set input delay $IP DELAY -clock $clkname [remove from collection [all inputs]
#-----
# ASSUME this module is driving a D-flip-flip
# The DFF cell has a set-up time of 546 ps
# Same wire delay as mentioned above
# NOTE: THESE ARE INITIAL ASSUMPTIONS ONLY
#-----
set DFF SETUP 0.546
set OP DELAY [expr 0.02 + $DFF SETUP]
set output delay $OP DELAY -clock $clkname [all outputs]
# ASSUME being driven by a D-flip-flop
#-----
set DR CELL NAME DFFR X1
set DR CELL PIN Q
set driving cell -lib cell "$DR CELL NAME" -pin "$DR CELL PIN"
[remove from collection [all inputs] $clkname]
#-----
# ASSUME the worst case output load is
# 4 D-flip-flop (D-inputs) and
# 0.013 units of wiring capacitance
set PORT LOAD CELL
NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm/DFFR_X1/D
set WIRE LOAD EST 0.013
set FANOUT
set PORT LOAD [expr $WIRE LOAD EST + $FANOUT * [load of $PORT LOAD CELL]]
set_load $PORT_LOAD [all_outputs]
#-----
# Now set the GOALS for the compile
# In most cases you want minimum area, so set the
# goal for maximum area to be 0
#-----
set max area 0
#_____
# This command prevents feedthroughs from input to output and avoids assign
statements
#-----
set fix multiple port nets -all -buffer constants [get designs]
#-----
# For logic reduction, I want to make one flat design
# This is commented out. You can add it back in if you are having trouble with
hierarchy
#-----
# ungroup -flatten -all
```

```
# check the design before optimization
#-----
#-----
# check design checks for consistency of design and issues
# warnings and errors. An error would imply the design is
# not compilable. See > man check_design for more information.
# HOWEVER, often problems pointed out before compile are ignorable
# Only fix things at this point if the fix is obvious
#-----
check design
#-----
# link performs check for presence of the design components
# instantiated within the design. It makes sure that all the
# components (either library unit or other designs within the
# heirarchy) are present in the search path and connects all
\ensuremath{\sharp} of the disparate components logically to the present design
#-----
link
# Now resynthesize the design to meet constraints,
# and try to best achieve the goal, and using the
# library cells. In large designs, compile can take
# a lllooonnnnggg time!
# Note you might need to modify this design
# See "Coding Guidelines for Datapath Synthesis" on pipelines and retiming
# This is in the synopsys documentation
# Additional commands are needed to support retiming
#-----
compile ultra
#-----
#clock period optimization (Verified to work for this design)
#-----
create clock -period 8 -waveform {0 4} clk
compile -incremental
create clock -period 7 -waveform {0 3.5} clk
compile -incremental
create_clock -period 6 -waveform {0 3} clk
compile -incremental
create_clock -period 5.5 -waveform {0 2.75} clk
compile -incremental
create clock -period 5.25 -waveform {0 2.625} clk
compile -incremental
create clock -period 5 -waveform {0 2.5} clk
compile -incremental
create clock -period 4.75 -waveform {0 2.375} clk
compile -incremental
#-----
```

#-----

```
# Run check design again. THIS ONE MATTERS. ANY PROBLEMS MOST LIKELY NEED
#-----
check design
#-----
# This is just a safety item: Write out the design before
# fixing hold violations
#-----
write -hierarchy -f verilog -o ${modname} init.v
#-----
# Now trace the critical (slowest) path and see if
# the timing works.
# If the slack is NOT met, you HAVE A PROBLEM and
# need to redesign or try some other minimization
# tricks that Synopsys can do
report timing > timing max slow.rpt
# This is your section to do different things to
# improve timing or area - RTFM (Read The Manual) :)
# also this is where you can squeeze down the clock period if you want
#-----
# Now resynthesize the design for the fastest corner
# making sure that hold time conditions are met
#-----
\# Specify the fastest process corner and lowest temp
# and highest (fastest) Vcc
#-----
set target library NangateOpenCellLibrary PDKv1 2 v2008 10 fast nldm.db
set link_library NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm.db
set link library [concat $link library dw foundation.sldb]
translate
#-----
# Set the design rule to 'fix hold time violations'
# Then compile the design again, telling Synopsys to
# only change the design if there are hold time
# violations.
#-----
set fix hold $clkname
compile -only design rule -incremental
#compile -prioritize_min_paths -only_hold_time
# report timing -delay min -nworst 30 >
timing report ${modname} min postfix.rpt
# report timing -delay min -nworst 30 >
timing report ${modname} min postfix.rpt
```

```
#-----
# Report the fastest path. Make sure the hold
# is actually met.
#-----
# report timing > timing max fast ${type}.rpt
report timing -delay min > timing min fast holdcheck ${type}.rpt
# Write out the 'fastest' (minimum) timing file
# in Standard Delay Format. We might use this in
# later verification.
#-----
write sdf counter min.sdf
#-----
# Since Synopsys has to insert logic to meet hold
# violations, we might find that we have setup
# violations now. So lets recheck with the slowest
# corner, etc.
\# YOU have problems if the slack is NOT MET
# 'translate' means 'translate to new library'
set target_library NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm.db
set link_library NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm.db
set link_library [concat $link_library_dw_foundation.sldb]
translate
report timing > timing max slow holdfixed ${type}.rpt
# report timing -delay min > timing min slow holdfixed ${type}.rpt
#-----
# Sanity checks to see if the libraries are characterized
# correctly
# set target_library NangateOpenCellLibrary_PDKv1_2_v2008_10_fast_nldm.db
# set link_library NangateOpenCellLibrary_PDKv1_2_v2008_10_fast_nldm.db
# set link_library [concat $link_library dw_foundation.sldb]
# translate
# report timing > timing max fast holdfixed ${type}.rpt
# report timing -delay min > timing min fast holdfixed ${type}.rpt
# set target library NangateOpenCellLibrary PDKv1 2 v2008 10 typical nldm.db
# set link library NangateOpenCellLibrary PDKv1 2 v2008 10 typical nldm.db
# set link library [concat $link library dw foundation.sldb]
# translate
# report timing > timing max typ holdfixed ${type}.rpt
# report_timing -delay min > timing_min_typ_holdfixed_${type}.rpt
#-----
# Write out area distribution for the final design
#-----
report cell > cell report final.rpt
#_____
# Write out the resulting netlist in Verliog format
change names -rules verilog -hierarchy > fixed names init
write -hierarchy -f verilog -o ${modname} final.v
# write -hierarchy -format verilog -output
${modname} netlist holdfixed ${type}.v #RAVI
```

```
# Write out the 'slowest' (maximum) timing file
# in Standard Delay Format. We might use this in
# later verification.
write_sdf counter_max.sdf
```

write -f ddc -output synth\_final.ddc

8.10 Final Design

