

Issue: 1.0 Date: May 2007 Page: 1of 42



**May 2007** 

# Diamond Light Source Fast Orbit Feedback Communication Controller Specification and Design

Written by: I. S. Uzun,

**FPGA Development Engineer, DLS** 

Approved by: M. T. Heron,

**Head of Controls Group, DLS** 



# **Document Change Record**

| Issue | Date        | Modified      | Comment         |
|-------|-------------|---------------|-----------------|
|       |             | Section/Sheet |                 |
| 0.1   | 09 Nov 2005 | All           | First draft.    |
| 1.0   | 17 May 2007 | All           | Design updates. |



| 1. | . Intro | duction                                                       | 6  |
|----|---------|---------------------------------------------------------------|----|
| 2. | . FOF   | B Communication Overview                                      | 7  |
|    | 2.1     | System Overview                                               | 7  |
|    | 2.2     | Wiring Topology                                               | 8  |
|    | 2.3     | Distribution of BPM Values                                    | 9  |
|    | 2.4     | Physical Realisation                                          | 9  |
|    | 2.4.    | 1 Hardware Components                                         | 9  |
|    | 2.4.    | 2 FOFB Communication Network                                  | 10 |
| 3. | . FOF   | B Communication Controller Design                             |    |
|    | 3.1     | Communication Controller Design Overview                      | 11 |
|    | 3.2     | Packet Format                                                 |    |
| 4. | VHE     | DL Implementation                                             |    |
|    | 4.1.    |                                                               |    |
|    | 4.1.    |                                                               |    |
|    |         | 1.2.1 Communication Controller Configuration Interface        |    |
|    |         | 1.2.2 Fast Acquisition Data Interface                         |    |
|    | 4.1.    |                                                               |    |
|    |         | 1.3.1 Arbite/Multiplexer (ArbMux) Module (fofb_cc_arbmux.vhd) |    |
|    |         | 1.3.2 Implementation Details                                  |    |
|    |         | 1.3.3 Forward or Discard (FoD) Module (fofb_cc_fod.vhd)       |    |
|    |         | 1.3.4 Implementation Details                                  |    |
|    |         | 1.3.5 TX and TX fifos (fofb_cc_rx/tx_fifo.ngc)                |    |
|    |         | Rocket IO Interface Module (fofb_cc_mgt_interface.vhd)        |    |
|    |         | 1.4.1 Implementation Details                                  |    |
|    | 4.2     | CC Design on the PMC Modules                                  |    |
|    | 4.3     | Compile time user definitions                                 |    |
| _  | 4.4     | X and Y position array read interface                         |    |
| 5. |         | munication COntroller Management                              |    |
|    | 5.1     | Link Status Query and Fault Monitoring                        |    |
| _  | 5.2     | Test Functionality                                            |    |
| 6. |         | ign Interface and Integration                                 |    |
| 7. | . Refe  | erences                                                       | 42 |



Issue: 1.0
Date: May 2007
Page: 4of 42

| Figure 1 Libera (BPM) from Instrumentation Technologies                           | 6     |
|-----------------------------------------------------------------------------------|-------|
| Figure 2 Storage Ring Cell Structure                                              | 7     |
| Figure 3. FOFB communication network topologies. (a) Optimised Ring topology, (b) | Torus |
| Mesh topology.                                                                    | 8     |
| Figure 4. FPGA-based PMC-SFP module from MicroResearch                            | 10    |
| Figure 5 Communication controller block diagram                                   | 14    |
| Figure 6. BPM Communication Controller top-level VHDL module entity declaration   | 15    |
| Figure 7. Fast Acquisition Data Transfer Timing                                   | 21    |
| Figure 8. Fast Acquisition Data Transfer Timing                                   | 21    |
| Figure 9. ArbMux module VHDL entity declaration                                   |       |
| Figure 10. ArbMux state machine                                                   | 23    |
| Figure 11. FoD module VHDL entity declaration                                     |       |
| Figure 12. FoD module architectural block diagram                                 | 26    |
| Figure 13. Forward or Discard Module State Machine                                | 27    |
| Figure 14. MGT Interface module VHDL entity declaration                           | 28    |
| Figure 15. CC Receiver Module                                                     | 31    |
| Figure 16. Payload transmission timing on CC                                      | 31    |
| Figure 17. Payload receiver timing on CC                                          | 33    |
| Figure 18 Position data interface timing                                          | 36    |
| Figure 19 FPICS user interface for Fast Feedback Configuration on BPM             | 37    |



Issue: 1.0
Date: May 2007
Page: 5of 42

| Table 1. BPM Packet Payload Structure                         | 11 |
|---------------------------------------------------------------|----|
| Table 2. Header field structure                               |    |
| Table 3 Packet framing for transmission                       | 12 |
| Table 4. Libera EBPM FAI Configuration Space Address Decoding |    |
| Controller                                                    | 17 |
| Table 5 Communication Controller Configuration Registers      | 17 |
| Table 6. CC status, control and event capture address space   | 19 |
| · · · · · · · · · · · · · · · · · · ·                         | 20 |



Issue: 1.0 Date: May 2007 Page: 6of 42

### 1. INTRODUCTION

Diamond Light Source is the 3rd generation 3 GeV electron synchrotron currently operational in the UK.

The global Fast Orbit Feedback (FOFB) system for Diamond Light Source is currently being implemented to enhance electron orbit stability. The FOFB system will stabilise the electron beam position towards an ideal electron beam orbit.

The FOFB system consists of 168 electronic Beam Position Monitors (BPMs) with digital signal processing capability, 24 VME-based processors running the feedback algorithm and a FOFB communication network to distribute the beam position values to the feedback processors.

Instrumentation Technologies is delivering the beam position monitor hardware, called Libera (Figure 1), which has a powerful Field Programming Gate Array (FPGA) with fast serial links (RocketIO transceiver). Libera will acquire electron beam position data and provide down-sampled and filtered beam position values to the fast feedback Communication Controller (CC) subsystem at fast feedback rate around 10kHz.

The CC subsystem is central to the data distribution over FOFB communication network. This document defines technical specifications and requirements for the design and implementation of the CC subsystem.





Figure 1 Libera (BPM) from Instrumentation Technologies

Issue: 1.0 Date: May 2007 Page: 7of 42

### 2. FOFB COMMUNICATION OVERVIEW

### 2.1 System Overview

Diamond storage ring consists of 24 identical lattice cells. Each cell has control and instrumentation for that area in an air conditioned, temperature stabilised room, called a CIA. Each CIA houses the racks and instrumentation including a diagnostics rack and a power supply rack.

The diagnostics rack contains 7 Libera BPMs. Each BPM is connected to the set of four button-type pickup electrodes mounted to the vessel. The analog signals picked up by the electrodes are a function of the beam position and intensity. The beam position values are obtained by BPMs from a suitable scaled difference-over-sum calculation. An arm-based single board computer provides EPICS interface for the eBPM.

A BPM also provides 8 SFP connectors which are directly connected to the serial RocketlO transceivers of the Virtex-II Pro FPGA device. These SFP connectors are used to implement the FOFB communication network topologies with serial data rates up to 2.12 Gb/s.

The power supply rack holds an EPICS IOC and a second MVME5500 processor dedicated to feedback algorithm calculation. An FPGA-based PMC-SFP interface module located on the PCI bus of the feedback processor is connected to the FOFB communication network in order to receive beam position values for feedback algorithm calculation.



Figure 2 Storage Ring Cell Structure



Issue: 1.0 Date: May 2007 Page: 8of 42

# 2.2 Wiring Topology

The CC design is unaware of the network topology so enables a number of options for the physical structure and further support diverse routes so enabling operation to continue with single and multi-link faults. We have considered implementing two network topologies proposed by SuperComputing Systems [1] as shown in Figure 3.

The ring topology resulted from a mapping of the cells and BPMs to the storage ring shape. A simple cell interconnection architecture with bidirectional links will need 3 pairs of fibre from each cell to the central computer room. In figure 3.a the colored links are implementing the cell interconnection at the CSCR patch panel. The BPMs in a cell are connected in a ring including both primary BPMs. The PMC is connected to both primary BPMs.

The ring architecture may be further improved. A fibre count reduction could result if each cell is connected to two unidirectional rings and the rings are superimposed. This basically results in a two dimensional structure. A typical two dimensional mesh is the torus mesh. The torus mesh topology is found in parallel computing environment. It is an interconnect network with loops in two dimensions. The following graphics shows the two primary BPM nodes of a cell and the unidirectional interconnect links via the central computer room. For redundancy reasons, each of the two ring dimension is connected to another primary BPM node. Figure 3.b displays a torus mesh with 4 times 6 cells. Each cell has two primary BPMs, which are connected to either a horizontal or a vertical ring.



Figure 3. FOFB communication network topologies. (a) Optimised Ring topology, (b) Torus Mesh topology.



Issue: 1.0 Date: May 2007 Page: 9of 42

### 2.3 Distribution of BPM Values

The feedback processor in each CIA running the feedback algorithm uses the position values from all 168 BPMs around the storage ring. Therefore, every BPM position value has to be distributed to all 24 feedback processors.

In the current communication scheme, time is divided into time frames of equal length. In the beginning of each time frame, each BPM injects its own position values to the FOFB network, and then starts a forwarding or discarding process of the BPM values that it receives. This is such that a BPM only forwards a packet it receives once. Each BPM position value has to propagate to all 168 BPMs and 24 PMCs on the network before the end of the time frame.

The BPM values can be updated on the feedback processors with the rate of 4 - 20 kHz. This results in the time frame duration of  $50-250~\mu sec$ . The Libera core will provide a periodic time frame start pulse (along with BPM position values) to the CC subsystem at the rate of 10~kHz.

# 2.4 Physical Realisation

# 2.4.1 Hardware Components

Following hardware components have been used in the realisation of the FOFB system:

Libera BPM: Instrumentation Technologies is delivering the beam position monitor hardware, called Libera [2], which has a Xilinx XCV2VP30-5 Virtex-II Pro Field Programming Gate Array (FPGA). Libera will acquire electron beam position data and provide down-sampled and filtered beam position values to the fast feedback Communication Controller (CC) subsystem at fast feedback rate around 10kHz. It also provides eight Small Form factor Pluggable (SFP) slots physically connected to FPGA RocketIO links which are used for the implementation of the FOFB communication network.

Feedback Processors: A second Motorola MVME5500 VME processor with VxWork real-time operating system will be used for running the feedback algorithm.

*PMC-SFP Interface Module:* The PMC-SFP Interface Module is responsible for distributing the beam position values to the feedback processors. It will be placed on the PMC locations of the feedback processors. The module has a Xilinx XCV2VP30-6 Virtex II Pro FPGA with four RocketIO links used for connecting the module to the FOFB communication network. The module is mainly based on the PMC Event Receiver module from Micro Research [3].



Issue: 1.0 Date: May 2007 Page: 10of 42



Figure 4. FPGA-based PMC-SFP module from MicroResearch.

### 2.4.2 FOFB Communication Network

The FOFB communication network is implemented by fast, serial RocketIO links. The BPM digital board provides 106MHz clock source to FPGA to drive the RocketIOs. Therefore, a serial data communication rate of 2.12Gbps (20 x 106.25M) is achieved. The Rocket IO (RIO) transmit and receive logic is implemented within the FPGA for eight ports. Only the drivers (transceivers) are external and are plugged into SFP (MSA compliant) cages. Transceivers are typically made for fibre optics or copper connections.

The links between BPMs in the diagnostic rack in each cell have been implemented using electrical high-speed copper SFP-SFP/.5m patch cables from CS Electronics[4]. Network topology implemented between BPMs in each cell is shown in Figure 1. "BPM-0" and "BPM-6" are assigned as *Primary BPMs* to be used for connections to PMC-SFP module and Control Systems Computer Room (CSCR) patch panel.

The links between the primary BPMs and PMC-SFP module in the same cell have a length of 5m. Therefore, optical links are required. Agilent Technologies multimode fiber-optic LC transceivers and Duplex LC-LC 5m OM3 fiber patch cables are used to implement these links.

Primary BPMs in each cell are connected to the patch panel in CSCR where the connections between the cells are implemented. These links have total lengths up to 700m, therefore they are implemented using single mode optical transceivers and Duplex LC-LC OS1 fibers.

The connections between cells will be implemented on the patch panel in CSCR. Simplex LC-LC OS1 fibers of length 1m will be used to implement unidirectional cell interconnects.



Issue: 1.0 Date: May 2007 Page: 11of 42

### 3. FOFB COMMUNICATION CONTROLLER DESIGN

# 3.1 Communication Controller Design Overview

In the current communication scheme, time is divided into time frames of equal length of 99.28µsec (1/10072). A periodic *time\_frame\_start* signal is generated by the CC using incoming fast acquisition timing signals from Libera fast acquisition interface. This signal has a period of 1 clock cycle and it indicates the start of a time frame.

The CC design has two processing modules which are Arbiter/Multiplexer (ArbMux) module and the Forward or Discard (FoD) module.

All of the input channels are fed in to ArbMux module. The ArbMux module implements Round-Robin algorithm for input arbitration. A time slot of (# of input channels x PacketSize) clock cycles are allocated for each channel. If the channel has no packet to be processed, it checks other channels. The output packet is sent to FoD module.

The FoD module is responsible for the injection of BPM's own payload in the beginning of each time frame and then processing of received BPM payloads. FoD injects a packet containing its own position values onto the communication network upon the reception of time\_frame\_start pulse. The packet is broadcast to all connected nodes. Following BPM's own packet injection, the FoD starts processing incoming packets from other BPMs on the network. The FoD receives one BPM payload at a time from ArbMux output. The control state machine checks the ForwardedBitArray look-up table to determine if the arbitrated BPM value has already been forwarded in this time frame. If not, it forwards the value by writing the payload on all output TX fifos and sets the corresponding bit in the ForwardedBitArray look-up table. Else it simply discards the BPM payload in order to prevent flooding of the FOFB communication network.

### 3.2 Packet Format

The 16-byte payload injected to the network by each BPM consists of 4 fields as shown in Table 1.

**Table 1.** BPM Packet Payload Structure.

| Field      | Size   | Description                 |
|------------|--------|-----------------------------|
| Header     | 32 Bit | BPM ID, status, flags       |
| x-Position | 32 Bit | x-Position of the beam [nm] |
| y-Position | 32 Bit | y-Position of the beam [nm] |
| Time Stamp | 32 Bit | Reserved                    |



Issue: 1.0 Date: May 2007 Page: 12of 42

The Header field has the following structure:

Table 2. Header field structure.

| Field Size             |        | Description                                              |
|------------------------|--------|----------------------------------------------------------|
| BPM ID 10 Bit          |        | BPM Identification number [01023]                        |
| Source type 3 Bit      |        | i.e: BPM, PMC                                            |
| Time Frame Start 1 Bit |        | Signals the start of Time Frame                          |
| Time Frame 8 Bit       |        | The time frame count value of the BPM. Used for sync. of |
| Count                  |        | BPMs                                                     |
| Reserved               | 10 Bit | Reserved for extended functionality.                     |

The Time Stamp field in the packet payload identifies the number of time frame which the BPM positions values belong to. This value is checked when a packet is received by the communication controller. If the packet does not belong to the current time frame, it is discarded without being written to input queue.

The packets are protected by 32-bit invariant CRC. The RocketIO transmitter computes 4-byte CRC on the payload data. The payload and CRC data is encapsulated by /SOP/ and /EOP/ delimiters before transmission. Table 3 shows the packet framing on the FOFB network links

Table 3 Packet framing for transmission

| Field   | Size     | Description                    |
|---------|----------|--------------------------------|
| /SOP/   | 2 Bytes  | Start Of Packet control symbol |
| Payload | 20 Bytes | BPM Payload                    |
| CRC32   | 4 Bytes  | 32-bit invariant CRC           |
| /EOF/   | 2 Bytes  | End Of Packet control symbol   |

If a CRC error occurs, the packet is discarded and no retransmission is issued. The redundancy in the network topology will deliver the same BPM packet through another path. If no packet transmission is in progress, IDLE characters are sent over the link.



Issue: 1.0 Date: May 2007 Page: 13of 42

### 4. VHDL IMPLEMENTATION

An overview of the internal structure of the VHDL code is given below where it has been divided in to functional blocks.

- Top-level Design
  - o fofb\_cc\_top.vhd
- Libera Core Interface :
  - o fofb\_cc\_config\_intf.vhd
  - o fofb\_cc\_fa\_intf.vhd
  - o fofb cc fa limiter.vhd
  - o fofb\_cc\_frame\_cntrl.vhd
- BPM Communication Controller
  - o fofb cc arbmux.vhd
  - o fofb cc fod.vhd
  - o fofb\_cc\_rx\_fifo.ngc
  - o fofb cc tx fifo.ngc
- RocketIO Transceiver Interface
  - o fofb cc mgt interface.vhd
  - o phase\_align.vhd
  - o standard cc module.vhd
- Control and Error Monitor
  - o fofb\_cc\_monitor
  - o fofb\_cc\_fifo\_rst



Issue: 1.0 Date: May 2007 Page: 14of 42

# 4.1.1 BPM Communication Controller Top-Level VHDL Module

fofb\_cc\_fod.vhd is the top-level VHDL design file where all subsystems are instantiated. A block diagram of top-level CC design is shown in Figure 5. The naming convention of the interface signals has been decided as shown in Figure 8 with Instrumentation Technologies for easier integration.



Figure 5 Communication controller block diagram.



Issue: 1.0 Date: May 2007 Page: 15of 42

```
entity fofb_cc_top is
    port (
-- clock and reset interface
- in std
           adc_clk : in std_logic;
mgt_clk : in std_logic;
user_clk_i : in std_logic;
                                                                                                                                          -- adc rate clock
                                                                                                                                           -- mgt rate clock
          wser_clk_i : in std_logic;
adc_rst : in std_logic;
mgt_rst : in std_logic;
sys_clk : in std_logic;
sys_clk : in std_logic;
-- sbc interface
sbc_clk : in std_logic;
sbc_rst : in std_logic;
sbc_rst : in std_logic;
sbc_wstb : in std_logic;
sbc_wstb : in std_logic;
sbc_adr : in std_logic;
sbc_adr : in std_logic;
sbc_dat_i : in std_logic_vector(11 downto 0);
sbc_dat_o : out std_logic_vector(31 downto 0);
sbc_irq_o : out std_logic;
-- fast acquisition data interface
fai_fa_block_start : in std_logic;
                                                                                                                                          -- user clock
                                                                                                                                          -- adc clock domain reset
                                                                                                                                          -- mgt domain reset
                                                                                                                                           -- system clock domain
                                                                                                                                          -- sbc rate clock
                                                                                                                                          -- sbc reset
                                                                                                                                          -- chip select
                                                                                                                                         -- write strobe
                                                                                                                                         -- read strobe
                                                                                                                                         -- address
                                                                                                                                         -- input data
                                                                                                                                         -- output data
                                                                                                                                         -- irq to sbc
           fai fa block start : in std_logic;
fai fa_data_valid : in std_logic;
fai_fa_d : in std_logic_v
                                                                                                                                           -- transfer of block data in progress
                                                                                                                                          -- clock signal for incoming data
                                                                  logic vector (15 downto 0);
                                                                                                                                          -- fast acquistion data
            -- FOFB communication controller configuration interface
           fai_cfg_a : out std_logic_vector(10 downto 0);
fai_cfg_do : out std_logic_vector(15 downto 0);
fai_cfg_di : in std_logic_vector(31 downto 0);
fai_cfg_we : out std_logic;
fai_cfg_clk : out std_logic;
fai_cfg_val : in std_logic_vector(31 downto 0);
                                                                                                                                   -- address bus for the cfg space
-- data to be written to CFG BRAM
-- data being read from CFG BRAM
                                                                                                                                         -- write Enable signal to BRAM to write Config Data
                                                                                                                                         -- clock signal from the CC side to CFG BRAM
              - serial I/Os for eight RocketIOs on the Libera
           fai_rio_rdp : in std_logic_vector(RioCount-1 downto 0);
fai_rio_rdn : in std_logic_vector(RioCount-1 downto 0);
fai_rio_tdp : out std_logic_vector(RioCount-1 downto 0);
fai_rio_tdn : out std_logic_vector(RioCount-1 downto 0);
fai_rio_tdn : out std_logic_vector(RioCount-1 downto 0);
fai_rio_tdn : out std_logic_vector(RioCount-1 downto 0);
                                                                                                                                          -- receive data
                                                                                                                                         -- inverse receive data
                                                                                                                                       -- inverse receive data
-- transmit data
-- inverse transmit data
-- disable trasmitters (0:Enable/1:Disable)
            -- Libera trigger interface
ext_trig_in : in std_logic;
           ext trig in
                  inverse response matrix coefficient buffer i/o
           coeff_x_addr : in std_logic_vector(7 downto 0);
coeff_x_out : out std_logic_vector(31 downto 0);
           coeff y out : out std logic vector (31 downto 0); coeff y out : out std logic vector (7 downto 0); coeff y out : out std logic vector (31 downto 0);
           -- PMC-SFP module interface
           pos_addr : in std_logic_vector(9 downto 0);
pos_dout : out std_logic_vector(31 downto 0);
frame_timeout : out std_logic;
                                                                                                                                         -- position BRAM addr
                                                                                                                                         -- position data
-- timeFrame timeout signal
            -- fofb system heartbeat and event (go, stop) signals
           fofb_heart_beat : in std_logic;
fofb_event : in std_logic_vector(15 downto 0);
                                                                                                                                         -- FOFB heart beat
                                                                                                                                         -- FOFB Go flag
            -- status info
           fofb_process_time : out std_logic_vector(15 downto 0);
fofb_bpm_count : out std_logic_vector(7 downto 0)
end fofb_cc_top;
```

Figure 6. BPM Communication Controller top-level VHDL module entity declaration.



| Communication Controller Module Interface |                       |          |                                                         |  |  |  |
|-------------------------------------------|-----------------------|----------|---------------------------------------------------------|--|--|--|
| Clock and Reset Inputs                    |                       |          |                                                         |  |  |  |
| adc clk                                   | In 1 adc domain clock |          |                                                         |  |  |  |
| mgt_clk                                   | In                    | 1        | clock buffer output, used for RocketlO reference clock  |  |  |  |
| user clk i                                | In                    | 1        | mgt domain clk used for CC design                       |  |  |  |
| adc rst                                   | In                    | 1        | adc domain reset (active high)                          |  |  |  |
| mgt_rst                                   | In                    | 1        | mgt domain reset (active high)                          |  |  |  |
| sys_clk                                   | In                    | 1        | sys clock domain for reading stored position data       |  |  |  |
| SBC interface                             | 1                     |          | <b>3</b>                                                |  |  |  |
| sbc_clk                                   |                       |          |                                                         |  |  |  |
| sbc rst                                   |                       |          |                                                         |  |  |  |
| sbc cs                                    |                       |          |                                                         |  |  |  |
| sbc wstb                                  |                       |          |                                                         |  |  |  |
| sbc rstb                                  |                       |          | For details of SBC interface refer to Instrumentational |  |  |  |
| sbc_adr                                   |                       |          | Technologies's specifications document.                 |  |  |  |
| sbc dat i                                 |                       |          | <b> </b>                                                |  |  |  |
| sbc dat o                                 |                       |          |                                                         |  |  |  |
| sbc irq o                                 |                       |          | <b> </b>                                                |  |  |  |
| Fast acquisition interface                |                       |          |                                                         |  |  |  |
| fai fa block start                        |                       |          |                                                         |  |  |  |
| fai fa data valid                         |                       |          | For details of SBC interface refer to Instrumentational |  |  |  |
| fai fa d                                  |                       |          | Technologies's specifications document.                 |  |  |  |
| Communication controller                  | configu               | ration   | BRAM interface                                          |  |  |  |
| fai_cfg_a                                 | l                     |          |                                                         |  |  |  |
| fai_cfg_do                                |                       |          |                                                         |  |  |  |
| fai_cfg_di                                |                       |          | For details of SBC interface refer to Instrumentational |  |  |  |
| fai_cfg_we                                |                       |          | Technologies's specifications document.                 |  |  |  |
| fai_cfg_clk                               |                       |          |                                                         |  |  |  |
| fai cfg val                               |                       |          |                                                         |  |  |  |
| RocketIO interface                        |                       |          |                                                         |  |  |  |
| fai_rio_rdp                               | In                    | 1        | RocketIO receive( + ) pin                               |  |  |  |
| fai rio rdn                               | In                    | 1        | RocketIO receive( - ) pin                               |  |  |  |
| fai rio tdp                               | Out                   | 1        | RocketIO transmit (+) pin                               |  |  |  |
| fai rio tdn                               | Out                   | 1        | RocketIO transmit ( - ) pin                             |  |  |  |
| fai rio tdis                              | Out                   | 8        | Enable/Disable RocketIO transceivers.                   |  |  |  |
| External trigger                          |                       |          |                                                         |  |  |  |
| ext_trig_in                               | In                    | 1        | Libera external trigger (used for FA data capture)      |  |  |  |
| Response matrix data inte                 |                       | <u>'</u> |                                                         |  |  |  |
| coeff_x_addr                              | In                    | 8        | RM x coefficient address                                |  |  |  |
| coeff x out                               | Out                   | 32       | RM x coefficient value                                  |  |  |  |
| coeff_y_addr                              | In                    | 8        | RM y coefficient address                                |  |  |  |
| coeff_y_out                               | Out                   | 32       | RM y coefficient value                                  |  |  |  |
| Position data interface                   |                       |          |                                                         |  |  |  |
| frame_timeout Out 1 Frame timeout pulse   |                       |          |                                                         |  |  |  |
| pos_addr                                  | In                    | 11       | Position data address                                   |  |  |  |
| pos_dout                                  | Out                   | 32       | Position data value                                     |  |  |  |
| Pmc system status interface               |                       |          |                                                         |  |  |  |
| fofb heart beat                           | Out                   | 1        | Heart beat pulse at FA rate                             |  |  |  |
| fofb_event                                | Out                   | 32       |                                                         |  |  |  |
| fod_process_time                          | Out                   | 16       |                                                         |  |  |  |
| bpm_count                                 | Out                   | 8        | Number of nodes on the comm network                     |  |  |  |
| phii_count                                | Out                   | U        | Maniper of House off the Commit. Hetwork                |  |  |  |



Issue: 1.0 Date: May 2007 Page: 17of 42

# 4.1.2 Libera Core Interface

# 4.1.2.1 Communication Controller Configuration Interface

fofb\_cc\_config\_intf.vhd module implements configuration interface for the communication controller operation. In order to provide data communication between SBC and CC, a 1K x 32-bit Block RAM (BRAM) at predefined address space has been defined. The address space is divided in to four (4) subspaces for configuration and debugging purposes as shown in the table below.

Table 4. Libera EBPM FAI Configuration Space Address Decoding in Communication Controller.

| Address range on SBC       | Address range on FPGA | Name                                   | Description                                                                                                                                                                                   |
|----------------------------|-----------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x14028000 –<br>0x140283FF | 0 -255                | Communication Controller Configuration | Used for configuring Communication Controller (BPM_ID, FRAME_LENGTH, GOLDEN_ORBIT_X etc)                                                                                                      |
| 0x14028400 –<br>0x140287FF | 256-511               | Response matrix x elements             | During configuration read, this address space is transferred to a separate 256x32-bit BRAM for parallel operation. Use coeff_x_addr and coeff_x_out interface to access this individual BRAM. |
| 0x14028800 –<br>0x14028BFF | 512-767               | Response matrix y (z) elements         | During configuration read, this address space is transferred to a separate 256x32-bit BRAM for parallel operation. Use coeff_y_addr and coeff_y_out interface to access this individual BRAM. |
| 0x14028C00 –<br>0x14028FFF | 768-1023              | Communication<br>Controller Status     | This address space is written by the Communication Controller during operation in order to give status information.                                                                           |

# 4.1.2.1.1 CC Configuration

Following parameters are used for configuration of CC operation.

Table 5 Communication Controller Configuration Registers.

| Address range on SBC | Register Name     | Set value                                                                                                                                                                         |  |
|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x14028000           | bpm_id            | BPM ID value. From 0 to 255.                                                                                                                                                      |  |
| 0x14028004           | time_frame_length | Time frame length for data distribution in clock cycles in mgt clock domain. Set to required_frame_lenth * 106.25e6. Default value 9000, which gives appx. 90usec. (See Figure 2) |  |
| 0x14028008           | mgt_powerdown     | Set individual bit (3:0) to 1 in order to power down RocketIO.                                                                                                                    |  |
| 0x1402800C           | mgt_loopback      | Set individual bits (7:0) to required value in order to loopback RocketIO.                                                                                                        |  |
| 0x14028010           | buf_clr_dly       | Buffer clear delay for data distribution in clock cycles in mgt clock domain. Set to same value as time_frame_length.                                                             |  |
| 0x14028014           | golden_orb_x      | Golden orbit x in [nm].                                                                                                                                                           |  |
| 0x14028018           | golden_orb_y      | Golden orbit y in [nm].                                                                                                                                                           |  |



Issue: 1.0 Date: May 2007 Page: 18of 42

BPM ID: Each BPM has a unique 8-bit BPM ID.

*TimeFrameLength*: This constant defines the timeout period (in number of clock cycles) for "forward or discard" operation. The actual timeout period can be calculated by (2/106.25MHz) \* *TimeFrameCountDown* 

PowerDown: Each bit of this 4-bit register drives the POWERDOWN input to the four RocketIO transceivers instantiated in the design. POWERDOWN is a single-bit primitive port that allows shutting off the RocketIO transceiver in case it is not needed for the design, or will not be transmitting or receiving for a long period of time.

| Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|
| MGT 4 | MGT 3 | MGT 2 | MGT 1 |

Loopback: Each 2-bit pair of this 8 bit register is mapped to LOOPBACK ports of the four MGTs in the design. To facilitate testing without the requirement to apply patterns or measure data at gigahertz rates, two programmable loopback features are available in MGTs. One option, serial loopback, places the gigabit transceiver into a state where transmit data is directly fed back to the receiver. An important point to note is that the feedback path is at the output pads of the transmitter. This tests the entirety of the transmitter and receiver.

| Bits 6-7 | Bits 4-5 | Bits 2-3 | Bits 0-1 |
|----------|----------|----------|----------|
| MGT 4    | MGT 3    | MGT 2    | MGT 1    |

| Ports | Mode                             |  |
|-------|----------------------------------|--|
| 00    | Normal operation (default value) |  |
| 01    | Serial Loopback                  |  |
| 10    | Parallel Loopback                |  |

# 4.1.2.1.2 fai cfg val Register

A 32-bit fai\_cfg\_val register is used for handshaking between Libera FA module and CC.

| fai_cfg_val Register |             |                                                                                                                                                                                                                                                                   |  |  |
|----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x1402A000           | fai_cfg_val | FAI configuration handshake register Bit 0 : Acknowledge configuration data read Bit 1: Position data select (0: real position data, 1: time frame counter) Bit 2 : Unused Bit 3 : Communication controller Enable/Disable Bit 4-31: Time frame count limit value |  |  |



Issue: 1.0 Date: May 2007 Page: 19of 42

# 4.1.2.1.3 Status Registers

The status registers shown in Table 6 allow user applications to monitor the operation of communication controller.

**Table 6.** CC status, control and event capture address space.

| Name           | Address | Number of Bits |
|----------------|---------|----------------|
| FPGA Version   | 0x300   | 8              |
| System Status  | 0x301   | 16             |
| LinkPartner1   | 0x302   | 8              |
| LinkPartner2   | 0x303   | 8              |
| LinkPartner3   | 0x304   | 8              |
| LinkPartner4   | 0x305   | 8              |
| LinkUp         | 0x306   | 4              |
| TimeFrameCount | 0x307   | 16             |
| SoftErrorCnt1  | 0x308   | 16             |
| SoftErrorCnt2  | 0x309   | 16             |
| SoftErrorCnt3  | 0x30A   | 16             |
| SoftErrorCnt4  | 0x30B   | 16             |
| FrameErrorCnt1 | 0x30C   | 16             |
| FrameErrorCnt2 | 0x30D   | 16             |
| FrameErrorCnt3 | 0x30E   | 16             |
| FrameErrorCnt4 | 0x30F   | 16             |
| HardErrorCnt1  | 0x310   | 16             |
| HardErrorCnt2  | 0x311   | 16             |
| HardErrorCnt3  | 0x312   | 16             |
| HardErrorCnt4  | 0x313   | 16             |
| FodProcessTime | 0x314   | 16             |
| BpmCount       | 0x315   | 16             |

Link Up: This 4-bit register is mapped to four RocketIO transceivers instantiated in the design. Each bit is asserted when channel initialization is complete on the related RocketIO transceivers and link is ready to send data.

LinkPartnerX: This 8-bit register holds the BPM ID of the channel partner which RocketIO transceiver is connected. The content of the register is updated at the half of FOFB operation frequency. If the channel is broken and BPM ID of the partner can not be acquired, 0xFF is written in the register.

SoftErrorCntX: Equipment problems and channel noise can cause errors during RocketIO transceiver channel operation. 8B/10B encoding allows the RocketIO transceiver core to detect all single bit errors and most multi-bit errors that occur in the channel. The fofb\_cc\_mgt\_interface.vhd module reports these errors by asserting the SOFT\_ERROR signal on every cycle they are detected. This 16-bit counter register holds the number of



Issue: 1.0 Date: May 2007 Page: 20of 42

SOFT\_ERROR pulses for the related RocketIO transceiver channel since the start of Fast Feedback operation.

FrameErrorCntX: fofb\_cc\_mgt\_interface.vhd module can also detect errors in frames. Errors of this type include corrupted frames. When the core detects a frame problem, it asserts the FRAME\_ERROR signal. This 16-bit counter register holds the number of SOFT\_ERROR pulses for the related RocketIO transceiver channel since the start of Fast Feedback operation.

HardErrorCntX: Each RocketIO transceivers are also monitored for hardware errors such as buffer overflow and loss of lock. The <code>fofb\_cc\_mgt\_interface.vhd</code> module reports hardware errors by asserting the HARD\_ERROR signal. Catastrophic hardware errors can also manifest themselves as burst of soft errors. This 16-bit counter register holds the number of HARD\_ERROR pulses for the related RocketIO transceiver channel since the start of Fast Feedback operation.

FodProcessTime: The process time in terms of clock cycles in each time frame is held in this register.

*BpmCount*: Holds the number of nodes on the network. It is updated on every time frame.

# 4.1.2.2 Fast Acquisition Data Interface

The *fofb\_cc\_fa\_intf.vhd* module handles fast acquisition data transfer from Libera core module. The parallel data is clocked out from Libera core serially as 32 blocks of 16-bit data. The serially as 32 blocks of 16-bit data as shown in Table 9.

Table 7. Fast Acquisition Data Blocks.

Fast Acquisition Data Transfer timing is shown in Figure 7. The *BlockStart* signal is asserted at the FA rate which is around 10kHz, and FA data blocks are transferred at the  $f_{ADC}$  rate during BlockStart signal is asserted.



Issue: 1.0 Date: May 2007 Page: 21of 42



Figure 7. Fast Acquisition Data Transfer Timing.

A 32x16-bit, 1-2 asymmetrical fifo is used in order to manage clock domain crossing and 16-bit to 32-bit convertion. The incoming 16-bit data is written to the fifo at the  $f_{ADC}$  rate, while output data is read at CC operation clock rate (106.25Mhz) as blocks of 32-bit.

The *fa\_intf\_control* state machine manages the write and read interfacing to the fifo. When all fast acquisition data is received and stored in the fifo, read logic starts reading from fifo. The 15<sup>th</sup> and 16<sup>th</sup> 32-bit data blocks read correspond to x and y position values, respectively. When the all values are read from the fifo, the *TimeFrameStart* signal is asserted for one clock cycle in order to indicate start of the time frame (Figure 8).



Figure 8. Fast Acquisition Data Transfer Timing.

Due to nature of data transfer, it introduces a delay of:

$$T_{DELAY} = 32 \text{ x } T_{ADC} + 14 \text{ x } T_{FOFB} \approx 500 \text{ ns.}$$

The fofb\_cc\_fa\_limiter.vhd module includes the logic in order to set a limit on the number of FA data packets to be accepted by the communication controller. This functionality is



Issue: 1.0 Date: May 2007 Page: 22of 42

used for debugging of the core. The limit is set using bits 32-4 of *fai\_cfg\_val* input. For continuous operation this value should be set to 0.

fofb\_cc\_frame\_cntrl.vhd module handles different time\_frame\_start inputs. It accepts time\_frame\_start signal from Libera core through fa\_interface module and time\_frame\_start\_bits detected from incoming packets. Module, then, outputs one tfs\_out\_cc pulse for internal operation and do not accept any incoming pulses within the time frame period length set by user.

### 4.1.3 BPM Communication Controller

4.1.3.1 Arbite/Multiplexer (ArbMux) Module (fofb cc arbmux.vhd)

```
entity fofb cc arbmux is
port (
  -- mgt_clk
  mgt clk : in std logic;
  -- System Reset (Active high)
  mgt_rst : in std_logic;
  -- Input Data structure (RioCount x 128-bit wide)
  data in : in std logic 2d 128(RioCount-1 downto 0);
  -- DataRdy in for each channel
  data in rdy : in std logic vector(RioCount-1 downto 0);
  -- Read enable output to RX FIFO
  rx fifo rd en : out std logic vector(RioCount-1 downto 0);
  -- Control ports
  channel_up : in std_logic_vector(RioCount-1 downto 0);
  -- Output data (1 x (32*PacketSize)-bit wide)
  data out : out std logic vector((32*PacketSize-1) downto 0);
  -- Output Data ready signal. Active for 1 cc during the first word of packet.
  data out rdy : out std logic;
  -- time frame finished
  frame time out : in std logic;
  -- time frame start
  frame start : in std logic
);
end fofb cc arbmux;
```

Figure 9. ArbMux module VHDL entity declaration.

mgt\_clk: CC system clock rate, 106.25MHz.

mgt rst: MGT domain reset.

data\_in: 2-D input array of 128-bits to ArbMux module from RX fifos.

data\_in\_rdy: Data ready pulse from each RX fifo. The arbmux module monitors this input to retrieve data from each fifo. Each bit in the array corresponds to an input fifo.

*rx\_fifo\_rd\_en*: Read enable signal to input fifos. Each bit in the array corresponds to an input queue.

*channel\_up*: This signal indicates if the RocketIO channel is active for data transmission. Each bit in the array corresponds to an input queue.



Issue: 1.0 Date: May 2007 Page: 23of 42

data\_out: Output data to fofb\_cc\_fod.vhd module. The incoming packets from all queues are retrieved by a round-robin algorithm and send to Forward or Discard module for processing.

data\_out\_rdy: Data ready pulse for output data.

frame time out: Frame timeout input reset the arbmux state machine into idle state.

frame start: Frame start pulse triggers the start of arbmux module operation.

# 4.1.3.2 Implementation Details

Outputs of the RX fifos are fed in to Arbiter/Multiplexer (ArbMux) module. The data path from each channel at the output of the RX fifo is 128-bit wide. The ArbMux module consists of a simple state machine implementing the round-robin algorithm in order to retrieve queued packets from all incoming channels. Each channel is assigned four time slots as long as there is data queued in the channel fifo. The ActiveChannel variable keeps the channel number where data is being read. If the fifo for the ActiveChannel is empty, ActiveChannel variable is incremented by one to retrieve data from the next available channel.



ActiveChannel = 0, 1, ... (NumChannel-1)

Figure 10. ArbMux state machine.

Issue: 1.0 Date: May 2007 Page: 24of 42

# 4.1.3.3 Forward or Discard (FoD) Module (fofb\_cc\_fod.vhd)

```
entity fofb_cc_fod is
port (
  mgt_clk : in std_logic;
sys_clk : in std_logic;
mgt_rst : in std_logic;
  mgt\_clk
  -- Frame start (1cc long)
  frame_start : in std logic;
  -- Channel up between channels
  channel up : in std logic vector (RioCount-1 downto 0);
   -- Incoming data for arbmux to be Forwarded or Discarded
  fod_data_in : in std_logic_vector((PacketSize*32-1) downto 0);
fod_data_in_rdy : in std_logic;
   -- Injected or Forwarded Data
  -- Frame status data
   time_frame_cnt : in std_logic_vector(31 downto 0); -- Time frame number.
frame_time_out : in std_logic; -- Time frame is finishe
                                                               -- Time frame is finished.
   -- Packet information coming from Libera interface
  bpm_x_pos : in std_logic_vector(31 downto 0);
bpm_y_pos : in std_logic_vector(31 downto 0);
   -- Dummy/Real position data select
   pos data sel i : in std_logic;
   -- TX FIFO full status
   tx_fifo_full : in std_logic_vector(RioCount-1 downto 0);
   -- CC Configuration registers
   bpm id : in std logic vector(9 downto 0);
   -- X and Y pos out to CEP and PMC Interface
   -- status info
  -- status info

fod_process_time : out std_logic_vector(15 downto 0);

bpm_count : out std_logic_vector(7 downto 0);

-- golden orbit

golden_orb_x : in std_logic_vector(31 downto 0);

golden_orb_y : in std_logic_vector(31 downto 0);
    -- fofb system heartbeat and event (go, stop) signals
    fofb_heart_beat : in std_logic;
                                                                          -- FOFB heart beat
    fofb_event
                             : in std_logic_vector(15 downto 0) -- FOFB Go flag
);
end entity;
```

Figure 11. FoD module VHDL entity declaration.

mgt\_clk : MGT domain clock rate.

sys\_clk: 60 MHz system clock for PMC design.

*mgt\_rst* : MGT domain reset.

frame\_start: frame\_start pulse starts a new timeframe. With the rising edge of this signal, FOD module registers its own BPM values (X position, Y position) on its ports to be injected to the CC network.

fod\_data\_in: Input data from ArbMux module to be processed. The data is fully parallelised as 128-bits.

fod\_data\_in\_rdy: Data ready pulse. The length of the pulse is 1 clock cycle. The FOD module registers input data with the rising edge of this pulse for further processing.



Issue: 1.0 Date: May 2007 Page: 25of 42

fod\_data\_out: Fully parallelised output packet to be written to output queue of all RocketIO channels. Each RocketIO channel has its own queue. Same output data is fed into all queues.

fod\_data\_out\_wen: Write enable signal in order to write output packet to Transmit (output) fifo. Writing to output queues are managed individually. This signal is generated according to TXF\_Full signal. If output queue is full of a particular channel, no data write takes place. time\_frame\_cnt: Time frame number to be embedded into injected BPM header. The counter is implemented on higher level design entity and its value is send to FOD module. frame time out: Indicates timeout for the current time frame.

bpm\_x\_pos :BPM's own X position value.

*bpm\_y\_pos* :BPM's own Y position value.

pos\_data\_sel\_i: Select position date to be placed in the payload. 0: read position data. 1: synthetically generated position data for debugging purposes.

tx fifo full: Fifo full flag from each TX fifo. If a TX fifo is full, data is not written.

bpm id: Bpm id value from config interface to be written in the packet header.

fod\_process\_time : BPM data distribution time (including PMC packets) for each time frame.

*bpm\_count* : Number of nodes (BPM + PMC) on the communication network.

# 4.1.3.4 Implementation Details

The Forward or Discard (FoD) module is responsible for:

- injection of the BPM's own payload at the beginning of each time frame,
- distributing the received BPM payloads,
- extracting and storing position values.

These three functions are coordinated by the control state machine in the module.

Injection of the BPM's own payload:

The control state machine is initially in *idle* state waiting for the time frame to start. When it receives 1 clock cycle period *frame\_start* pulse, it puts the BPM's parallelised 4x32-bit own payload on the *fod\_data\_out* bus and asserts *fod\_data\_out\_wen* signal for 1 clock cycle in order to write the payload data to the TX fifos, and then goes to *forward\_idle* state. *TimeFrameStartBit* is also set to '1' in the header field of the injected packet.



Issue: 1.0 Date: May 2007 Page: 26of 42



Figure 12. FoD module architectural block diagram.

.

### Distributing the received BPM payloads:

In forward\_idle state, the control state machine waits for arbitrated incoming packets from ArbMux module. The Arbmux module asserts fod\_data\_in\_rdy signal for 1 clock cycle period when a new packet is available on the fod\_data\_in bus. With the receipt of new packet, the BPM ID extracted from the received packet is placed on the address bus of the ForwardedBitArray look-up table, and then control state machine goes to forward\_check state in order to check if this BPM value has already been received and processed. A '1' value on the output data bus of the ForwardedBitArray look-up table indicates that a packet has already been received from the same BPM, therefore the packet is discarded. A '0' indicates that it is the first time that a packet is received from this particular BPM in this time frame, and the packet is written to all TX fifos (forwarding) to be transmitted by asserting fod\_data\_out\_wen output and '1' is written to the corresponding memory location of the ForwardedBitArray look-up table. During forwarding process, TimeFrameStartBit located in the header field of the packet is cleared. The control state machine goes back to forward\_idle state to receive further incoming packets. In this state, frame\_time\_out pulse forces control state machine to go back to idle state and wait for the next time frame start.



Issue: 1.0 Date: May 2007 Page: 27of 42

# Extracting and storing position values:

To store a 32-bit *x* and *y* position value from all 168 BPMs around the storage ring, two 168 x 32-bit BlockRAMs are required<sup>1</sup>. Memory locations to store position values are allocated according to BPM IDs. Additionally, each BRAM has been double buffered in order to provide continuous operation.

BPM's own position values are written to position BRAMs in parallel to injection of the BPM's own payload in the *idle* state of the control state machine. Position values of the other BPMs are written in the *forward\_check* state, when a packet is received from a particular BPM for the first time.

The buffers are switched in the beginning of each time frame. *DB\_Mode* signal controls the input and output multiplexers for all those three double buffers.



Figure 13. Forward or Discard Module State Machine.

# 4.1.3.5 TX and TX fifos (fofb cc rx/tx fifo.ngc)

1-to-8 and 8-to-1 asymmetric fifos are implemented for RX and TX fifos, respectively, in order to handle datapath length conversion between communication controller processing modules and RocketIO transceiver modules. The fifo depth is set to 32 128bit-words.

<sup>1</sup> In the current version of the CC design, 256x32-bit double buffers are implemented for future use.



Issue: 1.0 Date: May 2007 Page: 28of 42



The fifos are generated using Xilinx coregent tool and are kept as netlist files in the directory structure.

# 4.1.4 Rocket IO Interface Module (fofb cc mgt interface.vhd)

```
entity fofb_cc_mgt_interface is
        port (
             -- clocks and resets
            bref_clk : in std_logic;
            user_clk : in std_logic;
mgt_rst : in std_logic;
             -- RocketIO
                            : in std logic:
            rxn in
            rxp in
                            : in std logic:
                            : out std logic;
             txn out
            txp_out
                             : out std logic:
             -- time frame sync
             frame timeout : in std logic;
             time frame cnt : in std logic vector(15 downto 0);
            bpm id
                            : in std logic vector(7 downto 0);
            powerdown : in std_logic;
loopback : in std_logic_vector(1 downto 0);
             -- status information
             link_ok : out std_logic_vector(1 downto 0);
            frame_error : out std_logic;
soft_error : out std_logic;
             tx hard error : out std logic;
            rx hard error : out std logic;
             rx data monitor : out std logic vector (15 downto 0);
            tx_pck_cnt : out std_logic_vector(15 downto 0);
rx_pck_cnt : out std_logic_vector(15 downto 0);
             -- network information
             tfs bit : out std_logic;
             link_partner : out std_logic_vector(9 downto 0);
pmc_tf_cnt : out std_logic_vector(15 downto 0);
             -- tx/rx state machine status for reset operation
            tx_sm_sta : out std_logic;
             rx_sm_sta
                             : out std_logic;
             -- TX FIFO interface
             tx_data_in : in std_logic_vector(15 downto 0);
            tx_data_rdy : in std_logic;
txf_rd_en_i : out std_logic;
             -- RX FIFO interface
            rx data out : out std logic vector (15 downto 0);
            rx_data_rdy
                            : out std logic
        );
end fofb cc mgt interface;
```

Figure 14. MGT Interface module VHDL entity declaration.



Issue: 1.0 Date: May 2007 Page: 29of 42

bref\_clk: Dedicated 106.25 MHz clock input to RocketIO transceiver.
user\_clk: 106.25 MHz clock for communication controller operation.

mgt\_rst: Mgt clock domain reset.

rxn\_in: Negative differential serial data input pin.rxp\_in: Positive differential serial data input pin.txn\_out: Negative differential serial data output pin.txp\_out: Positive differential serial data output pin.

frame\_timeout : Time frame timeout input. This signal resets TX and RX state machines into idle state.

*time\_frame\_cnt*: Time frame number input. An incoming packet is discarded if its time frame count value does not match this input.

*bpm\_id*: bpm number value to be send to link partners.

powerdown: Powerdown input from fofb\_cc\_config\_intf module. loopback: Loopback input from fofb\_cc\_config\_intf module.

link\_ok:

frame\_error: Asserted for 1 clock cycle when a frame error is detected. soft error: Asserted for 1 clock cycle when a soft error is detected.

tx\_hard\_error: Asserted for 1 clock cycle when a hard error on TX side is detected. rx hard error: Asserted for 1 clock cycle when a hard error on RX side is detected.

rx data monitor: Not used.

tx\_pck\_cnt: Number of transmitted packets.

rx pck cnt: Number of received packets.

*tfs\_bit*: time frame start bit value extracted from incoming packets. This signal is used to indicate start of time frame in the CC design on PMC.

link partner: bpm id value of the link partner.

pmc\_tf\_cnt : Time\_frame number of the first incoming packet in each time frame. This
value is used in PMC CC for synchronisation.

*tx\_sm\_sta* : TX state machine status. If this value is 1, packet transmission is ongoing and TX fifos should not be reset.

*rx\_sm\_sta*: RX state machine status. If this value is 1, packet reception is ongoing and RX fifos should not be reset.

tx\_data\_in : BPM packet data from TX fifo to be transmitted over the channel.

*tx\_data\_rdy*: TX fifo full flag. This signal indicates that there is at least one BPM payload is available in the fifo.

txf\_rd\_en\_i: Read data form TX fifo.

rx\_data\_out: Output to RX fifo.

rx data rdy: Write enable output to RX fifo.



Issue: 1.0 Date: May 2007 Page: 30of 42

# 4.1.4.1 Implementation Details

fofb\_cc\_mgt\_interface module implements:

- Xilinx RocketIO Transceiver Core Interface
- RX State Machine
- TX State Machine
- Error detection logic

There are eight RocketIO transceivers are available on the Virtex2Pro30 FPGA device. Four of them are located on the bottom edge of the FPGA while the rest 4 MGTs are located on the top edge. In the Communication Controller design, four RocketIO transceivers located at the bottom edge are being used.

Xilinx RocketIO core is configured as:

- 106.25Mhz BREFCLK is the reference clock generated from an external source.
- Serial speeds of 2.12 Gb/s.
- 16-bit data interface.
- User Mode CRC with following parameters:
  - CRC\_END\_OF\_PKT = "K29\_7";
     CRC START OF PKT = "K27 7";

The following four types of data are transmitted over a Rocket IO channel.

Clock Compensation Sequence: Sequences of clock compensation symbols are used to prevent overrun of the receiver due to differences in the clock rate between channel partners. The clock compensation sequence used in CC is /K28.5/K28.7/.

*Idle Sequence*: Sequences of IDLE symbols are transmitted over channel whenever there is no data to send. IDLE sequence used in CC is /K28.5/K28.7/.

Position Data Packets: Position data payload is encapsulated by /SOP/ and /EOP/ symbols. /SOP/ sequence symbols used in CC are /K28.2/K27.7/ and /EOP/ sequence symbols are /K29.7/K30.7/

Bpm ID sequence: BPM ID of a channel partner is transmitted over the channel every half period ~ 50usec. The BPM ID sequence /K23.7/ is accompanied by the bpm\_id value on the least significant byte of the 16-bit data interface.



Issue: 1.0 Date: May 2007 Page: 31of 42



Figure 15. CC Receiver Module

### Data Transmission Procedure

TX state machine handles channel initialisation and data transmission.

On power-up, reset or channel failure, state machine goes to *tx\_rst* state where tx\_reset input of the RocketIO core is asserted for 7 clock cycles for a proper reset operation. In *tx\_sync* state, IDLE symbol is transmitted for *TX\_NUM\_IDLE* clock cycles for synchronisation with the RX side of the link partner.

In order to transmit data, the TX state machine asserts module's  $txf\_rd\_en\_i$  in  $tx\_idle$  state, when  $tx\_data\_rdy$  input is asserted by TX fifo control logic which indicates that there is a payload in the fifo ready to be sent. The encapsulation of the payload starts with the inserition of /SOP/ control symbol sequence in  $tx\_sop$  state. Then, 4x32-bit BPM payload is accepted through  $tx\_data\_in$  port of the module. The TX state machine reads 16-byte payload from TX fifo as 8 blocks of 16-bit data and inserts a 4-byte dummy data² and a four-byte placeholder for the CRC. Finally encapsulation of the payload is finished by inserting /EOP/ control symbol sequence. The resulting data structure is referred as the *link layer payload*. The link layer payload is 8B/10B encoded and then transmitted by RocketIO transceiver through the channel.



Figure 16. Payload transmission timing on CC.

<sup>2</sup> Data length must be greater than 20 bytes to RocketIO core for CRC generation. Therefore, a 4-byte dummy data has to be added at the tail of 16-byte user payload.



Issue: 1.0 Date: May 2007 Page: 32of 42

A state diagram of the TX state machine operation is shown below.





Issue: 1.0 Date: May 2007 Page: 33of 42

# Data Reception Procedure

When Rocketl/O MGT receives a packet through it's RX channel, it deserialises this stream into 10-bit data and control symbols which is called link layer payload. After deserialisation, the link layer payload is decoded into a stream of octets and presented on core's  $rx_data$  output port.

To receive data, the *RX state machine* monitors the SOP control symbol sequence on the *rx\_data* output port of the RocketIO core. When valid data is present on the *rx\_data* port, the RX state machine starts reading payload data. It removes 4-byte dummy data and 4-byte CRC data before writing 16-byte payload to the RX fifo. After link layer payload stripping, the 4x32-bit BPM payload is written into asymmetrical RX fifo as 8 blocks of 16-bit data, or

If a CRC error occurs or the time frame number value of the received data does not match with the local BPM's time frame value, the payload is discarded without being written to Rx fifo.



Figure 17. Payload receiver timing on CC.



Issue: 1.0 Date: May 2007 Page: 34of 42

### RX Channel Initialisation

On power-up, reset or channel failure, *rx\_init* state machine handles simplex channel initialisation as shown in the state diagram below. The state machine asserts *rx\_link\_up* when pre-defined numbers of IDLE symbols are received consecutively over the channel.



### Error Detection

The module reports CRC errors on incoming packets by asserting *frame\_error* signal for 1 clock cycle.

soft\_error signal is asserted when the 10-bit code received from the channel partner is not a valid code in the 8B/10B table, or when the code does not have the correct disparity.

The error detection logic monitors RocketlO transceiver for hardware errors such as buffer overflow and loss of lock. Hard errors also shows themselves as burst of soft errors. The module reports hardware errors by asserting the *hard error* signal.

Whenever a hard error detected, the error detection logic resets TX and RX channels accordingly.

# PMC operation

The PMC modules do not have access to global synchronised time\_frame\_start signal which indicates the start of a time frame. Therefore, communication controller on PMC modules is able to detect the start of a time frame by extracting the time\_frame\_start\_bit from an incoming packet header.

*time\_frame\_start\_bit* is embedded in the most 16-bit word of the 32-bit header. To detect most significant 16-bit word of the incoming packet header is delayed by one clock cycle.



Issue: 1.0 Date: May 2007 Page: 35of 42

# 4.2 CC Design on the PMC Modules

The CC design for the PMC will have a similar architecture as the CC design for the BPM. The main differences are:

- The PMC will not generate own BPM values.
- In addition to the BPM CC functionality, it stores the values in a double buffer to make the BPM values available to the fast feedback processor. The buffers are switched when a new time frame starts.
- Because the PMC has no direct connection to the timing system, it has to detect the beginning of a new time frame. This is signalled by a flag in the first packet of a time frame coming from a BPM.
- A time frame timeout counter will generate an interrupt after a configurable time after a time frame start signal has been received. This is to reduce latency between receiving the last BPM value and notifying the software. The duration shall be configurable up to 250µs in steps of microseconds.

# 4.3 Compile time user definitions

Compile time options for the CC design must be correctly defined for correct design compilation according to accelerator needs. The options below are found in fofb\_cc\_user\_defines.vhd file.

FA\_CAPTURE: Enable/disable capture of 1024 samples of x and y position data (at FA rate) on the external trigger. The captured data is stored until read by SBC interface.

EXTENDED\_CONF\_BUF: Sections of configuration BRAM which hold inverse response matrix coefficients are transferred into individual buffers (*coeff\_x* and *coeff\_y*) so that they can be used in feedback computation part of the design.

TX\_BPM\_POS\_ABS: Sets the way that position values are placed in the payload. Transfer position data as read through FA interface (true), or subtract *golden\_orbit* value from FA data value (false).

DATA\_STORE\_EN: Enable/disable on-chip storing of full set of x&y position data. Used in PMC design.

# 4.4 X and Y position array read interface

If DATA\_STORE\_EN compile time option is set to *true*, full set of x and y position data from all nodes on the communication network are stored on double buffered arrays. The buffers are named as *XPosMem\_A/B* and *YPosMem\_A/B* in *fofb\_cc\_fod.vhd* file. They are implemented using 32-bitx256 BRAMs.

Stored set of x and y position arrays can be read (in parallel) using following position data interface ports on the top-level design (fofb\_cc\_top).



Issue: 1.0 Date: May 2007 Page: 36of 42

| Position data interface |     |    |                       |  |  |  |
|-------------------------|-----|----|-----------------------|--|--|--|
| frame_timeout           | Out | 1  | Frame timeout pulse   |  |  |  |
| pos_addr                | In  | 11 | Position data address |  |  |  |
| pos_dout                | Out | 32 | Position data value   |  |  |  |

The timing of the position data interface is shown in Figure 18. The internal buffers are switched at FA rate (10.072 kHz for Diamond), therefore external application has to finish reading x and y position buffers within ( $1/fa_rate$ ) µsec. The data reading procedure can be summarised in two steps:

- 1-) User application logic should monitor rising edge of *frame\_timeout* signal. This signal indicates that current time frame ended and x and y position arrays are ready to be read.
- 2-) Start reading position arrays using *pos\_addr* and *pos\_dout* ports. There is a 1 clock cycle latency to data output.

# Please note that position read interface should be handled in sys clk domain.



Figure 18 Position data interface timing.

# 5. COMMUNICATION CONTROLLER MANAGEMENT

A high-level EPICS application has been developed to configure and monitor status of CC operation on BPMs.

The application provides a user interface to:



Issue: 1.0 Date: May 2007 Page: 37of 42

- Configure CC on BPMs
- Display status information hierarchically (top-down displays)
- On-demand display and check for correct wiring of BPMs (through Matlab).



Figure 19 EPICS user interface for Fast Feedback Configuration on BPM

# 5.1 Link Status Query and Fault Monitoring

The status of a receiving link will be queried by accessing registers of a CC through the EPICS interface. The status consists of:

- the information to which BPM or PMC the receiving link is connected to and if the link is working, i.e. locked,
- number of nodes of the communication network,



Issue: 1.0 Date: May 2007 Page: 38of 42

- data distribution time over communication network,
- number of transmitted and received packet count over each channel,
- number of link errors on each channel,
- number of lost packets and,
- link up time (TBD).

# 5.2 Test Functionality

The test mode, to be implemented as part of current CC design, shall be controlled by EPICS interface. In this mode, a predefined position data will be injected to the network by each BPM and CC operation will be monitored and verified through high-level user application.

### 6. DESIGN INTERFACE AND INTEGRATION

In order to instantiate Communication Controller in the top-level FPGA design, following code blocks should be added into the top-level design file.

# 1-) Instantiate differential input clock pad.

Reference clock for the Rocket IOs is supplied by an external 106.25MHz clock oscillator with differential output.



Issue: 1.0 Date: May 2007 Page: 39of 42

# 2-) Instantiate RocketIO DCM and user clock buffer.

A DCM is used to generate user clock derived from 106.25MHz clock input.

```
//-----
// RocketIO DCM and Clock buffer instantiation
//-----
wire user_clk;
wire mgt_dcm_locked;
wire mgt_dcm_clk0;
DCM i DCM mgt
(
   ),
                                        ),
                                        ),
                                        ),
    .CLK2X180 (
                                        ٠,
    .CLK90 (
                                        ٠,
    .CLKDV
                                        ),
              (
    .CLKFX
              (
                                        ),
   .CLKFX180 (
.LOCKED ( mgt_dcm_locked
.PSDONE (
.STATUS (
.CLKFB ( user_clk
.CLKIN ( clk106_ipad
.DSSEN ( 1'b0
.PSCLK ( 1'b0
.PSEN ( 1'b0
.PSINCDEC ( 1'b0
.RST ( !dcm main rst
                                        ),
                                       ),
                                       ),
                                       ),
                                       ),
                                       ),
                                       ),
    .RST ( !dcm_main_rst )
);
BUFGMUX i_BUFGMUX_mgt
    .IO ( mgt_dcm_clkO ),
.I1 ( 1'bO ),
    .0 ( user_clk ),
    .S ( 1'b0
);
```



Issue: 1.0 Date: May 2007 Page: 40of 42

# 3-) Implement reset logic for mgt domain.

```
///----
// RocketIO clock domain reset
//-----
wire mgt rst so ;
wire mgt rst;
SRL16 i SRL16 gmii rst
  .Q ( mgt_rst_so .AO ( 1'b1
                          ),
                          ),
   .A1
       ( 1'b1
                          ),
   .A2
       ( 1'b1
                          ),
       ( 1'b1
                          ),
   .CLK ( user_clk
.D ( mgt_dcm_locked
                          ٠,
);
always@(posedge user_clk)
begin
  mgt_rst <= mgt_rst so ;</pre>
end
```

### 4-) Instantiate communication controller

```
///-----
// Fast Feedback Modules
//-----
wire [3:0] mgt_rxp;
wire [3:0] mgt rxn;
wire [3:0] mgt_txp;
wire [3:0] mgt txn;
assign mgt_rxp[0] = rio1_rdp_pad_i ;
assign mgt_rxn[0] = rio1_rdn_pad_i ;
assign mgt_rxp[1] = rio2_rdp_pad_i ;
assign mgt_rxn[1] = rio2_rdn_pad_i ;
assign mgt_rxp[2] = rio3_rdn_pad_i ;
assign mgt_rxn[2] = rio3_rdn_pad_i ;
assign mgt_rxp[3] = rio4_rdn_pad_i ;
assign mgt_rxn[3]
                           = rio4 rdn pad i ;
assign rio1_tdp_pad_o = mgt_txp[0];
assign rio1 tdn pad o = mgt txn[0];
assign rio2_tdp_pad_o = mgt_txp[1];
assign rio2_tdn_pad_o = mgt_txn[1];
assign rio3 tdp pad o = mgt txp[2];
assign rio3 tdn pad o = mgt txn[2];
assign rio4_tdp_pad_o = mgt_txp[3];
assign rio4_tdn_pad_o = mgt_txn[3];
```



Issue: 1.0 Date: May 2007 Page: 41of 42

```
fofb cc top i fofb cc top
    // Clocks and resets
   .adc_clk
.mgt_clk
.user_clk_i
.adc_rst
.mgt_rst
.sys_clk
                                    ( adc clk
                                                                                         ),
                                    ( clk106 ipad
                                                                                         ),
                            ( user_clk
( !adc_rst
( !mgt_rst
( 1'b0
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
    // FA rate data interface
    .fai_fa_block_start ( fai_fa_block_start
.fai_fa_data_valid ( fai_fa_data_valid
.fai_fa_d ( fai_fa_d
                                                                                      ),
                                                                                       ),
                                                                                         ),
   // FAI configuration interface
   .fai_cfg_a (fai_cfg_a
.fai_cfg_do (fai_cfg_do
.fai_cfg_di (fai_cfg_di
.fai_cfg_we (fai_cfg_we
.fai_cfg_clk (
.fai_cfg_val (fai_cfg_val
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
    // PMC mode of operation data transfer interface
   .fai_rio_tdis (
.fai_rio_rdp ( mgt_rxp
.fai_rio_rdn ( mgt_rxn
.fai_rio_tdp ( mgt_txp
.fai_rio_tdn ( mgt_txp
.fai_rio_tdn ( mgt_txp
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
    // PMC mode of operation data transfer interface
   .frame_timeout (
.pos_dout (
.pos_addr ( (10(1'b0))
.coeff_x_addr ( (8(1'b0))
.coeff_y_addr ( (8(1'b0))
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
                                                                                         ),
    .coeff_x_out (
.coeff_y_out (
                                     (
                                                                                         ),
    // PMC mode of operation handshaking & status signals
    .fofb_heart_beat ( 1'b0 .fofb_event ( {16(1
                                                                                         ),
    .fofb_event (
.fofb_process_time (
                                          {16{1'b0}}
                                                                                         ),
                                                                                         ),
    .fofb_bpm_count (
.fofb_dma_ok ( 1'b1
                                                                                         ),
    // SBC interface used for on-chip FA rate dare acquisition
    ),
                              ( sbc_clk ),
( sbc_rst ),
( sbc_cs[`NEUTRINO_USR_3_CS_NUM] ),
( sbc_wstb ),
( sbc_rstb ),
( sbc_local_adr ),
( sbc_write_dat ),
    .sbc_clk
    .sbc rst
    .sbc_cs
    .sbc_w_
.sbc_rstb
=dr
    .sbc_wstb
    .sbc_dat_i
.sbc_dat_o
.sbc_irq_o
                                    ( usr cs3 sbc read dat
                                                                                        ),
                                                                                         )
);
```



Issue: 1.0 Date: May 2007 Page: 42of 42

In order to configure and start Communication controller, following steps are followed:

- 1-) Set Bit-4 of fai cfg val register to 1 to enable Communication Controller.
- 2-) Write your configuration values on 0x14028000 0x14028BFF accordingly.
- 3-) Set Bit-0 of fai cfg val register to 1 and, the 0 in order to create a rising edge.
- 4-) Communication controller starts reading configuration data
  - The values for coeff x and coeff y are loaded into individual BRAMs.
- 5-) coeff\_x and coeff\_y data becomes available via coeff\_x/y\_addr and coeff\_x/y\_out on the CC interface.
- 6-) Comm. Controller starts writing status information into status registers.

# 7. REFERENCES

- [1] DLS FFS Communication Specification, Supercomputing Systems, 2004.
- [2] The Libera product. http://www.i-tech.si/products-libera.html
- [3] Micro-Research Finland Oy, "Final design Review, Diamond Light Source, Timing System Modules", 2004.
- [4] http://www.cselex.com/fibre-channel-cables.htm