## Demo 7: TimeQuest

## Diego Lopez

November 7, 2024

## Question 8.

|                 | Fmax       | Setup Time |
|-----------------|------------|------------|
| Slow 1100mV 85C | 451.67 MHz | -19.472    |
| Slow 110mV 0C   | 431.03 MHz | -20.359    |
| Fast 1100mV 85C |            | -1.168     |
| Fast 1100mV 0C  |            | -0.924     |

Table 1: No clock constraint



Figure 1: Path Summary

Question 22. The clock was updated to match the results.

Question 23. The updated Fmax is now smaller than the Fmax without the constraint. This is because the smaller time constraint

|                 | Fmax       | Setup Time |
|-----------------|------------|------------|
| Slow 1100mV 85C | 398.72 MHz | 0.000      |
| Slow 110mV 0C   | 383.73 MHz | 0.000      |
| Fast 1100mV 85C |            | 0.000      |
| Fast 1100mV 0C  |            | 0.000      |

Table 2: With clock constraint



Figure 2: Path Summary for 100 paths



Figure 3: Path Summary for 100 paths

## Conclusion

TimeQuest is a timing analysis tool that helps test the timing of a design. The Fmax parameter is the max frequency and the Setup parameter is the minimum amount of time that the data must be stable before reaching a clock edge. Meeting the timing constraints ensures that the design operates reliably at the intended clock frequency, which is critical in embedded systems.