#### INTEGRATED CIRCUITS

## DATA SHEET



**BITSTREAM CONVERSION** 

### TDA1309H Low-voltage low-power stereo bitstream ADC/DAC

Product specification Supersedes data of 1996 Jun 04 File under Integrated Circuits, IC01 1996 Oct 21





### Low-voltage low-power stereo bitstream ADC/DAC

**TDA1309H** 

#### **FEATURES**

- · Low power
- Low supply voltage (2.7 V)
- Integrated high-pass filter to cancel DC offset (ADC)
- · Analog loop-through function
- Multiple digital input/output formats possible
- 256f<sub>s</sub> system clock frequency
- · Several power-down modes
- Digital de-emphasis (DAC)
- Overload detector to enable automatic recording level adjustment (ADC)
- Input pads suitable for 5.5 V; low supply voltage interfacing
- · High dynamic range
- · DAC requires only one capacitor for post-filtering
- Small 44-pin quad flat pack with 0.8 mm pitch
- 256f<sub>s</sub> system clock frequency in Analog-to-Digital (AD) and Digital-to-Analog (DA) mode
- Choice of three system clock frequencies (192f<sub>s</sub>, 256f<sub>s</sub> or 384f<sub>s</sub>) in DA mode.



BITSTREAM CONVERSION

#### **APPLICATION**

· Portable digital audio equipment.

#### **GENERAL DESCRIPTION**

The TDA1309H is a single chip stereo analog-to-digital and digital-to-analog converter employing bitstream conversion techniques. The low voltage requirement makes the device eminently suitable for use in low-voltage low-power portable digital audio equipment which incorporates recording and playback functions.

#### ORDERING INFORMATION

| TYPE NUMBER   | PACKAGE |                                                                                              |          |  |  |
|---------------|---------|----------------------------------------------------------------------------------------------|----------|--|--|
| I I PE NOMBER | NAME    | DESCRIPTION                                                                                  | VERSION  |  |  |
| TDA1309H      | QFP44   | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |  |  |

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **QUICK REFERENCE DATA**

 $V_{DDD} = V_{DDA} = V_{DDO} = V_{DDD(F)} = 3 \text{ V}; V_{SSD} = V_{SSA} = V_{SSO} = V_{SSD(F)} = 0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; full scale sine wave input; mode 1; } f_i = 1 \text{ kHz}; 16-bit input data; conversion rate = 44.1 \text{ kHz}; measurement bandwidth = 10 Hz to 20 kHz; unless otherwise specified.}$ 

| SYMBOL               | PARAMETER                                      | CONDITIONS                       | MIN. | TYP. | MAX. | UNIT |
|----------------------|------------------------------------------------|----------------------------------|------|------|------|------|
| Supply               |                                                | ,                                | •    | 1    | •    | •    |
| V <sub>DDA(AD)</sub> | ADC analog supply voltage (pin 8)              |                                  | 2.7  | 3.0  | 4.0  | ٧    |
| V <sub>DDA(DA)</sub> | DAC analog supply voltage (pin 25)             |                                  | 2.7  | 3.0  | 4.0  | ٧    |
| $V_{DDO}$            | operational amplifiers supply voltage (pin 19) |                                  | 2.7  | 3.0  | 4.0  | V    |
| $V_{DDD}$            | ADC and DAC digital supply voltage (pin 28)    |                                  | 2.7  | 3.0  | 4.0  | V    |
| V <sub>DDD(F)</sub>  | digital filters supply voltage (pin 34)        |                                  | 2.7  | 3.0  | 4.0  | ٧    |
| I <sub>DDA(AD)</sub> | ADC analog supply current (pin 8)              |                                  | _    | 8    | 12.5 | mA   |
| I <sub>DDA(DA)</sub> | DAC analog supply current (pin 25)             |                                  | _    | 3.5  | 7    | mA   |
| I <sub>DDO</sub>     | operational amplifiers supply current (pin 19) |                                  | _    | 12   | 18   | mA   |
| I <sub>DDD</sub>     | ADC and DAC digital supply current (pin 28)    |                                  | _    | 0.2  | 0.5  | mA   |
| I <sub>DDD(F)</sub>  | digital filters supply current (pin 34)        |                                  | _    | 20   | 30   | mA   |
| I <sub>PD(DA)</sub>  | DAC power-down current                         |                                  | _    | 15   | 20   | mA   |
| I <sub>PD(AD)</sub>  | ADC power-down current                         |                                  | _    | 7    | 10   | mA   |
| $T_{amb}$            | operating ambient temperature                  |                                  | -20  | _    | +75  | °C   |
| Analog-to-di         | gital converter                                |                                  |      |      |      |      |
| V <sub>I(rms)</sub>  | input voltage (RMS value)                      | note 1                           | _    | 0.5  | 0.54 | ٧    |
| (THD + N)/S          | total harmonic distortion plus                 | at 0 dB                          | _    | -85  | -80  | dB   |
|                      | noise-to-signal ratio                          | at -60 dB; A-weighted            | _    | -35  | -30  | dB   |
| S/N                  | idle channel signal-to-noise ratio             | V <sub>I</sub> = 0 V; A-weighted | 90   | 95   | _    | dB   |
| $\alpha_{\text{cs}}$ | channel separation                             |                                  | _    | 90   | _    | dB   |
| Digital-to-an        | alog converter                                 |                                  |      |      |      |      |
| V <sub>O(rms)</sub>  | output voltage (RMS value)                     | note 2                           | 0.43 | 0.5  | 0.57 | V    |
| (THD + N)/S          | total harmonic distortion plus                 | at 0 dB                          | _    | -90  | -82  | dB   |
|                      | noise-to-signal ratio                          | at -60 dB; A-weighted            | _    | -38  | -34  | dB   |
|                      |                                                | at -60 dB; A-weighted; note 3    | _    | -44  | _    | dB   |
| S/N                  | idle channel signal-to-noise ratio             | code 0000H; A-weighted           | _    | 104  | _    | dB   |
| $\alpha_{cs}$        | channel separation                             |                                  | 90   | 100  | _    | dB   |

#### Notes

- 1. The input voltage for full scale digital output is a function of  $V_{\text{DDA(AD)}}$ .
- 2. At full scale digital input; no de-emphasis;  $V_{O(rms)}$  is a function of  $V_{DDA(DA)}$ .
- 3. 18-bit input data.

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **BLOCK DIAGRAM**



# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **PINNING**

| SYMBOL                | PIN | DESCRIPTION                                                                                                           |
|-----------------------|-----|-----------------------------------------------------------------------------------------------------------------------|
| ADBCK                 | 1   | ADC input bit clock; 32f <sub>s</sub> or 64f <sub>s</sub>                                                             |
| ADWS                  | 2   | ADC word select input at f <sub>s</sub>                                                                               |
| MODE0                 | 3   | ADC/DAC mode select input                                                                                             |
| ADENB                 | 4   | ADC serial data enable input (active HIGH)                                                                            |
| OVLOAD                | 5   | ADC output overload flag (active LOW)                                                                                 |
| ADPON                 | 6   | ADC power-on-mode input (active HIGH)                                                                                 |
| V <sub>SSA(AD)</sub>  | 7   | ADC analog ground supply voltage                                                                                      |
| V <sub>DDA(AD)</sub>  | 8   | ADC analog supply voltage                                                                                             |
| V <sub>ref(neg)</sub> | 9   | ADC negative reference voltage input (ground)                                                                         |
| V <sub>ref</sub>      | 10  | ADC decoupling capacitor                                                                                              |
| V <sub>ref(pos)</sub> | 11  | ADC positive reference voltage decoupling capacitor                                                                   |
| BAOL                  | 12  | ADC input amplifier output left                                                                                       |
| BAIL                  | 13  | ADC input amplifier virtual ground left                                                                               |
| BAIR                  | 14  | ADC input amplifier virtual ground right                                                                              |
| BAOR                  | 15  | ADC input amplifier output right                                                                                      |
| AD <sub>ref</sub>     | 16  | ADC decoupling capacitor                                                                                              |
| I <sub>ref</sub>      | 17  | ADC/DAC reference current resistor input                                                                              |
| DA <sub>ref</sub>     | 18  | DAC decoupling capacitor                                                                                              |
| $V_{DDO}$             | 19  | ADC/DAC operational amplifier supply voltage                                                                          |
| V <sub>SSO</sub>      | 20  | ADC/DAC operational amplifier ground supply voltage                                                                   |
| V <sub>OL</sub>       | 21  | DAC output voltage left                                                                                               |
| DACL                  | 22  | DAC output current left                                                                                               |
| DACR                  | 23  | DAC output current right                                                                                              |
| V <sub>OR</sub>       | 24  | DAC output voltage right                                                                                              |
| V <sub>DDA(DA)</sub>  | 25  | DAC analog supply voltage                                                                                             |
| V <sub>SSA(DA)</sub>  | 26  | DAC analog ground supply voltage                                                                                      |
| V <sub>SSD</sub>      | 27  | ADC/DAC digital ground supply voltage                                                                                 |
| $V_{DDD}$             | 28  | ADC/DAC digital supply voltage                                                                                        |
| DAPON                 | 29  | DAC power-on-mode input (active HIGH)                                                                                 |
| DADEM                 | 30  | DAC digital de-emphasis input (active HIGH)                                                                           |
| DABCK                 | 31  | DAC input bit clock; 32f <sub>s</sub> , 48f <sub>s</sub> or 64f <sub>s</sub>                                          |
| DAWS                  | 32  | DAC word select input at f <sub>s</sub>                                                                               |
| V <sub>SSD(F)</sub>   | 33  | ADC/DAC digital filters ground supply voltage                                                                         |
| V <sub>DDD(F)</sub>   | 34  | ADC/DAC digital filters supply voltage                                                                                |
| DASDA                 | 35  | DAC serial data input                                                                                                 |
| ANLPTR                | 36  | ADC/DAC analog loop-through input (active HIGH)                                                                       |
| TEST0                 | 37  | ADC/DAC enable test mode 0 input (LOW is normal mode)                                                                 |
| TEST1                 | 38  | ADC/DAC enable test mode 1 input (LOW is normal mode)                                                                 |
| V <sub>SS(I/O)</sub>  | 39  | ADC/DAC digital input/output ground supply voltage                                                                    |
| SYSCLK                | 40  | ADC/DAC system clock input (f <sub>sys</sub> = 256f <sub>s</sub> ; DAC also 192f <sub>s</sub> and 384f <sub>s</sub> ) |

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

| SYMBOL  | PIN | DESCRIPTION                                 |
|---------|-----|---------------------------------------------|
| ADSDA   | 41  | ADC serial data output                      |
| MODE1   | 42  | ADC/DAC mode 1 select input                 |
| MODE2   | 43  | ADC/DAC mode 2 select input                 |
| CLKEDGE | 44  | ADC/DAC input bit clock rising/falling edge |



### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **FUNCTIONAL DESCRIPTION**

Figure 1 illustrates the various components of the TDA1309H.

The analog-to-digital converter is a bitstream type converter, both channels are sampled simultaneously. The digital-to-analog converter is a BCC (Bitstream Continuous Calibration) type converter. The digital filter for the ADC is a bit serial IIR filter that produces a fairly linear phase response up to 15 kHz. A high-pass filter is incorporated in the down-sampling path to remove DC offsets. An overload detection circuit is incorporated to facilitate automatic recording level adjustment.

The digital up-sample filter for the DAC is partly IIR, with virtual linear phase response up to 15 kHz, and partly FIR. A switchable digital de-emphasis circuit is also incorporated. Due to the BCC principle used, the DAC needs only single pole post-filtering (one external capacitor) to meet the out-of-band suppression requirement.

The ADC and DAC channels have separate power-down modes, to reduce power if one of them is not in use. An analog loop-through function enables analog-input analog-output mode without using the ADC and DAC converters or filters, thereby switching them off to reduce power consumption.

The digital interfaces accommodates, 16 and 18-bit,  $I^2S$ -bus and LSB justified formats. The ADC digital output can be made 3-state by means of the ADENB signal, this enables the use of a digital bus.

The TDA1309H interface accommodates slave mode only, therefore, the system ICs must provide the system clock, bit clock and word clock signals. For the DAC, the TDA1309H accepts the data together with these clocks, for the ADC it delivers the data in response to these clocks. Within one stereo frame, the first sample always represents the left channel. When sending data the unused bit positions are set to zero, when receiving data these bit positions are don't cares.

To accommodate the various interface formats and system clock frequencies four control pins are provided, MODE0 to MODE2 for mode selection and CLKEDGE which selects the active edge of the BCK signal. Table 1 gives the interface mode selection, Fig.3 illustrates the ADC/DAC data formats and Fig.5 the operating modes.

The section of the TDA1309H is designed to accommodate two main modes:

- 1. The 256f<sub>s</sub> mode in which analog-to-digital and digital-to-analog can be used
- 2. The 192f<sub>s</sub> or 384f<sub>s</sub> mode (digital-to-analog only).

| Table 1 | nterface | mode | selection |
|---------|----------|------|-----------|
|---------|----------|------|-----------|

|        | DEVICE PIN |        |                      | AD   | C/DAC FORMA      | TS                               |        |
|--------|------------|--------|----------------------|------|------------------|----------------------------------|--------|
| MODE 2 | MODE 1     | MODE 0 | TYPE                 | BITS | вск              | SYS; f <sub>sys</sub>            | FIGURE |
| 0      | 0          | 0      | LSB justified        | 16   | 32f <sub>s</sub> | 256f <sub>s</sub>                | 3(a)   |
| 0      | 0          | 1      | LSB justified        | 16   | 64f <sub>s</sub> | 256f <sub>s</sub>                | 3(b)   |
| 0      | 1          | 0      | LSB justified        | 16   | 48f <sub>s</sub> | 192f <sub>s</sub> <sup>(1)</sup> | 4(a)   |
| 0      | 1          | 1      | LSB justified        | 18   | 64f <sub>s</sub> | 256f <sub>s</sub>                | 3(c)   |
| 1      | 0          | 0      | I <sup>2</sup> S-bus | 16   | 32f <sub>s</sub> | 256f <sub>s</sub>                | 3(d)   |
| 1      | 0          | 1      | I <sup>2</sup> S-bus | 16   | 64f <sub>s</sub> | 256f <sub>s</sub>                | 3(e)   |
| 1      | 1          | 0      | I <sup>2</sup> S-bus | 16   | 48f <sub>s</sub> | 384f <sub>s</sub> <sup>(1)</sup> | 4(b)   |
| 1      | 1          | 1      | I <sup>2</sup> S-bus | 18   | 64f <sub>s</sub> | 256f <sub>s</sub>                | 3(f)   |

#### Note

1. Only digital-to-analog.

Table 2 Clock edge mode

| CLKEDGE | VALID EDGE OF BCK |         |  |
|---------|-------------------|---------|--|
| CLREDGE | ADC               | DAC     |  |
| 0       | falling           | rising  |  |
| 1       | rising            | falling |  |

### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H



### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H



There are different modes in which the TDA1309H can operate. These modes can be selected as shown in Table 3 and Fig.5. In mode a, the digital filters clock is switched off. Switching over to one of the ADC active modes (b, c or d) initiates a reset sequence of the digital filters. This mode should be activated immediately after power-on for at least 2 clock periods.

Table 3 Operating mode selection

| MODE    | DESCRIPTION                    | D      | С                |       |
|---------|--------------------------------|--------|------------------|-------|
| WIODE   | DESCRIPTION                    | ANLPTR | ADPON            | DAPON |
| а       | not used                       | 0      | 0                | 0     |
| b       | record and playback            | 0      | 1                | 1     |
| С       | record only                    | 0      | 1                | 0     |
| d       | record and analog loop-through | 1      | 1                | 0     |
| е       | analog loop-through            | 1      | 0                | 0     |
| f       | playback only                  | 0      | 0                | 1     |
| g and h | reserved                       | 1      | X <sup>(1)</sup> | 1     |

#### Note

1. X = don't care.

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H



## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL               | PARAMETER                                         | CONDITIONS                                                      | MIN.  | MAX.                  | UNIT |
|----------------------|---------------------------------------------------|-----------------------------------------------------------------|-------|-----------------------|------|
| V <sub>DDA(AD)</sub> | analog supply voltage (pin 8)                     |                                                                 | _     | 4.5                   | V    |
| V <sub>DDA(DA)</sub> | analog supply voltage (pin 25)                    |                                                                 | _     | 4.5                   | V    |
| $V_{DDO}$            | operational amplifiers supply voltage (pin 19)    |                                                                 | _     | 4.5                   | V    |
| $V_{DDD}$            | digital supply voltage (pin 28)                   |                                                                 | _     | 4.5                   | V    |
| V <sub>DDD(F)</sub>  | digital filters supply voltage (pin 34)           |                                                                 | _     | 4.5                   | V    |
| $\Delta V_{DD}$      | maximum supply voltage difference                 |                                                                 | _     | 100                   | mV   |
| $\Delta V_{SS}$      | maximum ground supply voltage difference          |                                                                 | _     | 100                   | mV   |
| VI                   | maximum input voltage                             |                                                                 | -0.5  | V <sub>DD</sub> + 0.5 | V    |
| I <sub>IK</sub>      | DC clamp input diode current                      | $V_{I} < -0.5 \text{ V or}$<br>$V_{I} > V_{DD} + 0.5 \text{ V}$ | _     | ±10                   | mA   |
| I <sub>OK</sub>      | DC output clamp diode current; (output type 2 mA) | $V_O < -0.5 \text{ V or} $<br>$V_O > V_{DD} + 0.5 \text{ V}$    | _     | ±10                   | mA   |
| T <sub>stg</sub>     | storage temperature                               |                                                                 | -65   | +150                  | °C   |
| T <sub>amb</sub>     | operating ambient temperature                     |                                                                 | -20   | +75                   | °C   |
| V <sub>es</sub>      | electrostatic handling                            | note 1                                                          | -1500 | +1500                 | V    |
|                      |                                                   | note 2                                                          | -300  | +300                  | V    |

#### **Notes**

- 1. Human body model: C = 100 pF;  $R = 1.5 \text{ k}\Omega$ ; 3 zaps positive and 3 zaps negative.
- 2. Machine model: C = 200 pF;  $L = 0.5 \mu\text{H}$ ;  $R = 10 \Omega$ ; 3 zaps positive and 3 zaps negative.

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 60    | K/W  |

#### **QUALITY SPECIFICATION**

In accordance with "SNW-FQ-611E". The number of this quality specification can be found in the "Quality Reference Handbook". The handbook can be ordered using the code 9397 750 00192.

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **CHARACTERISTICS**

 $V_{DDD} = V_{DDA} = V_{DDO} = V_{DDD(F)} = 3 \text{ V}; V_{SSD} = V_{SSA} = V_{SSO} = V_{SSD(F)} = 0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; full scale sine wave input; mode 1; } f_i = 1 \text{ kHz}; 16-bit input data; conversion rate = 44.1 \text{ kHz}; measurement bandwidth = 10 Hz to 20 kHz; unless otherwise specified.}$ 

| SYMBOL               | PARAMETER                                         | CONDITIONS         | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------------------------|--------------------|------|------|------|------|
| Supply               |                                                   |                    | '    | '    | •    |      |
| V <sub>DDA(AD)</sub> | ADC analog supply voltage (pin 8)                 |                    | 2.7  | 3.0  | 4.0  | V    |
| V <sub>DDA(DA)</sub> | DAC analog supply voltage (pin 25)                |                    | 2.7  | 3.0  | 4.0  | V    |
| $V_{DDO}$            | operational amplifiers supply voltage (pin 19)    |                    | 2.7  | 3.0  | 4.0  | V    |
| V <sub>DDD</sub>     | ADC/DAC digital supply voltage (pin 28)           |                    | 2.7  | 3.0  | 4.0  | V    |
| $V_{DDD(F)}$         | digital filters supply voltage (pin 34)           |                    | 2.7  | 3.0  | 4.0  | V    |
| I <sub>DDA(AD)</sub> | ADC analog supply current                         |                    | _    | 8    | 12.5 | mA   |
|                      | (pin 8)                                           | ADC power-down     | _    | 0.3  | 1    | mA   |
| I <sub>DDA(DA)</sub> | DAC analog supply current                         |                    | _    | 3.5  | 7    | mA   |
|                      | (pin 25)                                          | DAC power-down     | _    | 1.4  | 2    | mA   |
| I <sub>DDO</sub>     | operational amplifiers<br>supply current (pin 19) |                    | _    | 12   | 18   | mA   |
|                      |                                                   | DAC power-down     | _    | 5.5  | 9    | mA   |
|                      |                                                   | ADC power-down     | _    | 7    | 11   | mA   |
|                      |                                                   | ADC/DAC power-down | _    | 0    | _    | mA   |
| I <sub>DDD</sub>     | ADC/DAC digital supply current (pin 28)           |                    | _    | 0.2  | 0.5  | mA   |
| I <sub>DDD(F)</sub>  | digital filters supply current                    |                    | _    | 20   | 30   | mA   |
|                      | (pin 34)                                          | DAC power-down     | _    | 15   | 20   | mA   |
|                      |                                                   | ADC power-down     | _    | 7    | 10   | mA   |
| $I_{DDD(F)q}$        | digital filters quiescent current                 |                    | _    | -    | 100  | μΑ   |

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

| Analog-to-di $ \begin{array}{c} \text{V}_{\text{I(rms)}} \\ \text{I}_{\text{I}} \\ \\ \Delta \text{V}_{\text{O}} \\ \\ \text{RES} \\ \\ \text{(THD + N)/S} \\ \\ \\ \text{S/N} \\ \\ \\ \alpha_{\text{cs}} \\ \\ \text{PSRR} \\ \end{array} $ | input voltage (RMS value) input current (pins 13 and 14) unbalance between channels resolution  total harmonic distortion plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation power supply rejection ratio | note 1  16-bit format  18-bit format  at 0 dB  at -20 dB  at -60 dB; A-weighted  V <sub>i</sub> = 0 V; A-weighted | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>90 | 0.5<br>-<br>-<br>16<br>18<br>-85<br>-75<br>-35<br>95 | 0.54<br>10<br>0.3<br>-<br>-<br>-80<br>-<br>-30 | V nA dB bits bits dB dB dB dB |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------|------------------------------------------------|-------------------------------|
| $\begin{array}{c} I_{I} \\ \Delta V_{O} \\ \\ RES \\ \\ (THD+N)/S \\ \\ S/N \\ \\ \alpha_{cs} \\ \end{array}$                                                                                                                                 | input current (pins 13 and 14) unbalance between channels resolution  total harmonic distortion plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                        | 16-bit format 18-bit format at 0 dB at –20 dB at –60 dB; A-weighted                                               | -<br>-<br>-<br>-<br>-                           | -<br>16<br>18<br>-85<br>-75<br>-35                   | 10<br>0.3<br>-<br>-<br>-<br>-80<br>-           | nA dB bits bits dB dB dB      |
| $\Delta V_{O}$ RES (THD + N)/S S/N $\alpha_{cs}$                                                                                                                                                                                              | (pins 13 and 14) unbalance between channels resolution  total harmonic distortion plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                                      | 18-bit format at 0 dB at –20 dB at –60 dB; A-weighted                                                             | -<br>-<br>-<br>-                                | 16<br>18<br>-85<br>-75<br>-35                        | 0.3<br>-<br>-<br>-80<br>-                      | dB bits bits dB dB dB         |
| RES $(THD + N)/S$ $S/N$ $\alpha_{cs}$                                                                                                                                                                                                         | channels resolution  total harmonic distortion plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                                                                         | 18-bit format at 0 dB at –20 dB at –60 dB; A-weighted                                                             | -<br>-<br>-<br>-                                | 16<br>18<br>-85<br>-75<br>-35                        | -<br>-<br>-80<br>-                             | bits bits dB dB dB            |
| $(THD + N)/S$ $S/N$ $\alpha_{cs}$                                                                                                                                                                                                             | total harmonic distortion plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                                                                                              | 18-bit format at 0 dB at –20 dB at –60 dB; A-weighted                                                             | -<br>-<br>-                                     | 18<br>-85<br>-75<br>-35                              | -<br>-80<br>-                                  | bits dB dB dB                 |
| S/N $\alpha_{cs}$                                                                                                                                                                                                                             | plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                                                                                                                        | at 0 dB<br>at -20 dB<br>at -60 dB; A-weighted                                                                     | _<br>_<br>_                                     | -85<br>-75<br>-35                                    | -80<br>-                                       | dB<br>dB<br>dB                |
| S/N $\alpha_{cs}$                                                                                                                                                                                                                             | plus noise-to-signal ratio  idle channel signal-to-noise ratio channel separation                                                                                                                                                        | at –20 dB<br>at –60 dB; A-weighted                                                                                | _                                               | -75<br>-35                                           | _                                              | dB<br>dB                      |
| $\alpha_{	extsf{cs}}$                                                                                                                                                                                                                         | idle channel signal-to-noise ratio channel separation                                                                                                                                                                                    | at -60 dB; A-weighted                                                                                             | _                                               | -35                                                  |                                                | dB                            |
| $\alpha_{	extsf{cs}}$                                                                                                                                                                                                                         | signal-to-noise ratio channel separation                                                                                                                                                                                                 |                                                                                                                   |                                                 |                                                      | -30<br>-                                       | _                             |
| $\alpha_{	extsf{cs}}$                                                                                                                                                                                                                         | signal-to-noise ratio channel separation                                                                                                                                                                                                 | V <sub>i</sub> = 0 V; A-weighted                                                                                  | 90                                              | 95                                                   | _                                              | dB                            |
|                                                                                                                                                                                                                                               | •                                                                                                                                                                                                                                        |                                                                                                                   |                                                 |                                                      |                                                |                               |
| DSDD                                                                                                                                                                                                                                          | power supply rejection ratio                                                                                                                                                                                                             |                                                                                                                   | _                                               | 90                                                   | _                                              | dB                            |
| I SIXIX                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                          | note 2                                                                                                            | _                                               | -30                                                  | _                                              | dB                            |
| Digital-to-an                                                                                                                                                                                                                                 | alog converter                                                                                                                                                                                                                           |                                                                                                                   | -                                               | '                                                    |                                                |                               |
| V <sub>O(rms)</sub>                                                                                                                                                                                                                           | output voltage<br>(RMS value)                                                                                                                                                                                                            | note 3                                                                                                            | 0.43                                            | 0.5                                                  | 0.57                                           | V                             |
| $\Delta V_{O}$                                                                                                                                                                                                                                | unbalance between channels                                                                                                                                                                                                               |                                                                                                                   | _                                               | 0.1                                                  | _                                              | dB                            |
| R <sub>L</sub>                                                                                                                                                                                                                                | load resistance                                                                                                                                                                                                                          |                                                                                                                   | 5                                               | _                                                    | _                                              | kΩ                            |
| C <sub>L</sub>                                                                                                                                                                                                                                | load capacitance                                                                                                                                                                                                                         | note 4                                                                                                            | _                                               | _                                                    | 200                                            | pF                            |
| RES                                                                                                                                                                                                                                           | resolution                                                                                                                                                                                                                               | 16-bit format                                                                                                     | _                                               | 16                                                   | _                                              | bits                          |
|                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                          | 18-bit format                                                                                                     | _                                               | 18                                                   | _                                              | bits                          |
| (THD + N)/S                                                                                                                                                                                                                                   | total harmonic distortion                                                                                                                                                                                                                | at 0 dB                                                                                                           | _                                               | -90                                                  | -82                                            | dB                            |
|                                                                                                                                                                                                                                               | plus noise-to-signal ratio                                                                                                                                                                                                               | at -20 dB                                                                                                         | _                                               | -75                                                  | _                                              | dB                            |
|                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                          | at -60 dB; A-weighted                                                                                             | 1-                                              | -38                                                  | -34                                            | dB                            |
|                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                          | at –60 dB; A-weighted;<br>note 5                                                                                  | _                                               | -44                                                  | _                                              | dB                            |
| S/N                                                                                                                                                                                                                                           | idle channel<br>signal-to-noise ratio                                                                                                                                                                                                    | code 0000H; A-weighted                                                                                            | _                                               | 104                                                  | _                                              | dB                            |
| $\alpha_{\tt CS}$                                                                                                                                                                                                                             | channel separation                                                                                                                                                                                                                       |                                                                                                                   | 90                                              | 100                                                  | _                                              | dB                            |
| PSRR                                                                                                                                                                                                                                          | power supply rejection ratio                                                                                                                                                                                                             | note 2                                                                                                            | _                                               | -30                                                  | _                                              | dB                            |
| Analog loop-                                                                                                                                                                                                                                  | through (mode e)                                                                                                                                                                                                                         |                                                                                                                   |                                                 |                                                      |                                                |                               |
| (THD + N)/S                                                                                                                                                                                                                                   | total harmonic distortion plus noise-to-signal ratio                                                                                                                                                                                     | at 0 dB                                                                                                           | _                                               | -85                                                  | _                                              | dB                            |
| S/N                                                                                                                                                                                                                                           | idle channel<br>signal-to-noise ratio                                                                                                                                                                                                    | V <sub>I</sub> = 0 V; A-weighted                                                                                  | _                                               | 95                                                   | _                                              | dB                            |
| G <sub>ltr</sub>                                                                                                                                                                                                                              | loop-through gain                                                                                                                                                                                                                        | note 1                                                                                                            | _                                               | -1.1                                                 | _                                              | dB                            |
| E <sub>os</sub>                                                                                                                                                                                                                               | DC offset error                                                                                                                                                                                                                          |                                                                                                                   | _                                               | 1.0                                                  | _                                              | mV                            |

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

| SYMBOL              | PARAMETER                     | CONDITIONS                                      | MIN.                   | TYP.              | MAX.                   | UNIT |  |
|---------------------|-------------------------------|-------------------------------------------------|------------------------|-------------------|------------------------|------|--|
| Analog-to-d         | ligital decimation filter     |                                                 |                        |                   | -                      |      |  |
| f <sub>s(o)</sub>   | output sample frequency       |                                                 | 28                     | 44.1              | 54                     | kHz  |  |
| f <sub>s(i)</sub>   | input sample frequency        |                                                 | _                      | 128f <sub>s</sub> | _                      |      |  |
| f <sub>sys</sub>    | system clock frequency        |                                                 | 256f <sub>s</sub>      | _                 | 256f <sub>s</sub>      |      |  |
| В                   | signal bandwidth              | f <sub>s(o)</sub> = 44.1 kHz                    | 0.02                   | _                 | 20                     | kHz  |  |
| A <sub>sup</sub>    | aliasing suppression          | $f_{s(o)} - B < f_i < 2f_{s(o)} - B;$<br>note 6 | 60                     | _                 | _                      | dB   |  |
|                     |                               | $f_i > 2f_{s(o)} - B$ ; note 6                  | 80                     | _                 | _                      | dB   |  |
| α                   | frequency response            | f <sub>i</sub> = 20 Hz to 20 kHz                | -0.2                   | _                 | +0.2                   | dB   |  |
| OL <sub>det</sub>   | overload detection level      | note 7                                          | _                      | 0.11              | _                      | dB   |  |
| Digital-to-ar       | nalog interpolation filter    |                                                 |                        |                   |                        |      |  |
| f <sub>s(o)</sub>   | output sample frequency       |                                                 | _                      | 64f <sub>s</sub>  | _                      |      |  |
| f <sub>s(i)</sub>   | input sample frequency        |                                                 | 28                     | 44.1              | 54                     | kHz  |  |
| f <sub>sys</sub>    | system clock frequency        |                                                 | 256f <sub>s</sub>      | _                 | 256f <sub>s</sub>      |      |  |
| В                   | signal bandwidth              | f <sub>s(i)</sub> = 44.1 kHz                    | 0.02                   | _                 | 20                     | kHz  |  |
| α                   | frequency response            | f <sub>i</sub> = 20 Hz to 20 kHz                | -0.2                   | _                 | +0.2                   | dB   |  |
| SUP                 | out-of-band suppression       | 40                                              |                        | 50                | _                      | dB   |  |
| Digital part;       | note 8                        |                                                 |                        |                   |                        |      |  |
| INPUTS (PINS        | 1 то 4, 6, 29 то 32, 35 то 38 | , 40 and 42 to 44)                              |                        |                   |                        |      |  |
| V <sub>IL</sub>     | LOW level input voltage       |                                                 | -0.5                   | _                 | 0.3V <sub>DDD</sub>    | V    |  |
| I <sub>IL</sub>     | LOW level input current       | $V_I = V_{SSD}$                                 | _                      | _                 | 10                     | μΑ   |  |
| I <sub>IH</sub>     | HIGH level input current      | $V_I = V_{DDD}$                                 | _                      | _                 | 10                     | μΑ   |  |
| C <sub>I(max)</sub> | maximum input capacitance     |                                                 | _                      | _                 | 10                     | pF   |  |
| INPUTS (PINS        | 1 то 4, 6, 29 то 32, 35 то 38 | , 40 AND 42)                                    | •                      | •                 |                        |      |  |
| V <sub>IH</sub>     | HIGH level input voltage      |                                                 | 0.7V <sub>DDD</sub>    | _                 | 5.5                    | V    |  |
| INPUTS (PINS        | 43 AND 44)                    |                                                 |                        |                   | •                      | •    |  |
| V <sub>IH</sub>     | HIGH level input voltage      |                                                 | 0.7V <sub>DDD</sub>    | _                 | V <sub>DDD</sub> + 0.5 | V    |  |
| OUTPUTS (PI         | NS 5 AND 41)                  |                                                 |                        |                   |                        |      |  |
| V <sub>OL</sub>     | LOW level output voltage      | I <sub>OL</sub> = 2 mA                          | _                      | _                 | 0.5                    | V    |  |
| V <sub>OH</sub>     | HIGH level output voltage     | I <sub>OH</sub> = −2 mA                         | V <sub>DDD</sub> - 0.5 | -                 | _                      | ٧    |  |
| I <sub>OZ</sub>     | 3-state leakage current       | $V_O = V_{DDD}$ or $V_{SSD}$                    | _                      | _                 | 10                     | μΑ   |  |

## Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

| SYMBOL            | PARAMETER                                   | CONDITIONS      | MIN. | TYP. | MAX. | UNIT |
|-------------------|---------------------------------------------|-----------------|------|------|------|------|
| Timing            | -                                           |                 |      |      | -    | •    |
| Віт сьоск (В      | CK) RELATED SIGNALS (see Fig.6              | S); CLKEDGE = 0 |      |      |      |      |
| T <sub>cy</sub>   | clock period                                |                 | 300  | _    | _    | ns   |
| t <sub>HC</sub>   | clock HIGH time                             |                 | 100  | _    | _    | ns   |
| t <sub>LC</sub>   | clock LOW time                              |                 | 100  | _    | _    | ns   |
| t <sub>r</sub>    | rise time                                   |                 | _    | _    | 20   | ns   |
| t <sub>f</sub>    | fall time                                   |                 | _    | _    | 20   | ns   |
| t <sub>suWS</sub> | set-up time WS to rising edge of BCK        |                 | 20   | _    | _    | ns   |
| t <sub>hWS</sub>  | hold time WS to rising edge of BCK          |                 | 0    | _    | _    | ns   |
| t <sub>suDA</sub> | set-up time SDA (DAC) to rising edge of BCK |                 | 20   | _    | _    | ns   |
| t <sub>hDA</sub>  | hold time SDA (DAC) to rising edge of BCK   |                 | 0    | _    | _    | ns   |
| t <sub>hAD</sub>  | hold time SDA (ADC) to falling edge of BCK  |                 | 0    | _    | -    | ns   |
| t <sub>dAD</sub>  | delay time SDA (ADC) to falling edge of BCK |                 | -    | -    | 80   | ns   |
| SYSTEM CLO        | CK (SYSCLK) RELATED SIGNALS (               | see Fig.7)      | '    | '    | ,    | '    |
| T <sub>cy</sub>   | clock period                                |                 | 72   | _    | _    | ns   |
| t <sub>HC</sub>   | clock HIGH time                             |                 | 22   |      | _    | ns   |
| t <sub>LC</sub>   | clock LOW time                              |                 | 22   | _    | _    | ns   |
| t <sub>r</sub>    | rise time                                   |                 | _    | _    | 10   | ns   |
| t <sub>f</sub>    | fall time                                   |                 | _    | _    | 10   | ns   |

#### **Notes**

- 1.  $V_I$  for full scale digital output is a function of  $V_{DDA(AD)}$ , 0.5 V (RMS) (at 3 V the digital voltages are equivalent to -1.1 dB in the digital domain).
- 2.  $V_{ripple} = 1\%$  of the supply voltage and  $f_{ripple} = 100$  Hz.
- 3. At full scale digital input; no de-emphasis; V<sub>O(rms)</sub> is a function of V<sub>DDA(DA)</sub>.
- 4. For a load capacitance greater than 33 pF a series resistor of 200  $\Omega$  is recommended.
- 5. 18 bits input data.
- 6. The aliasing suppression frequency is mirrored around 128fs.
- 7.  $V_{DDA} = 3 \text{ V}$ ; indicated digital level is with respect to -1.1 dB (no overload).
- 8. All digital voltages = 2.7 to 4.0 V; all ground supply voltages = 0 V;  $T_{amb}$  = -20 to +75 °C.

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H



# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H



#### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **PACKAGE OUTLINE**

QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm

SOT307-2



| UN | IIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | C            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | Q            | v    | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ         |  |
|----|-----|-----------|-----------------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|--------------|------|------|-----|-------------------------------|-------------------------------|-----------|--|
| mı | m   | 2.10      | 0.25<br>0.05          | 1.85<br>1.65   | 0.25           | 0.40<br>0.20 | 0.25<br>0.14 | 10.1<br>9.9      | 10.1<br>9.9      | 0.8 | 12.9<br>12.3   | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.85<br>0.75 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8                    | 1.2<br>0.8                    | 10°<br>0° |  |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | ENCES | EUROPEAN   | ISSUE DATE                      |  |
|----------|-----|-------|-------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ  | PROJECTION | ISSUE DATE                      |  |
| SOT307-2 |     |       |       |            | <del>92-11-17</del><br>95-02-04 |  |

1996 Oct 21 18

### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### Reflow soldering

Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9398 510 63011).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

Even with these conditions, do not consider wave soldering the following packages: QFP52 (SOT379-1), QFP100 (SOT317-1), QFP100 (SOT317-2), QFP100 (SOT382-1) or QFP160 (SOT322-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Repairing soldered joints

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

1996 Oct 21

### Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

#### **DEFINITIONS**

| Data sheet status                                                                                              |                                                                                       |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                        | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                      | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                          | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or |                                                                                       |  |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.2

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

**NOTES** 

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

**NOTES** 

# Low-voltage low-power stereo bitstream ADC/DAC

TDA1309H

**NOTES** 

### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213,

Tel. +43 1 60 101, Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America
Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 1949 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580/xxx

France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722

Indonesia: see Singapore

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, TEL AVIV 61180,

Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108,

Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

**Korea:** Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

**Mexico**: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 247 9145, Fax. +7 095 247 9144

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494

**South America:** Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849

**Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 632 2000, Fax. +46 8 632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2686, Fax. +41 1 481 7730

**Taiwan:** PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1, P.O. Box 22978, TAIPEI 100, Tel. +886 2 382 4443, Fax. +886 2 382 4444 **Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd.,

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

**United States:** 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1996

SCA52

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

517021/1200/04/pp24

Date of release: 1996 Oct 21

Document order number: 9397 750 00879

Let's make things better.







This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.