**SAA5260** 

#### **FEATURES**

- Complete teletext decoder in a single 48-pin DIL package
- Single +5 V power supply
- Digital data slicer and display clock phase-locked loop reduce peripheral components to a minimum
- Both video and scan related synchronization modes are supported
- 4096 colour palette, with 16 different foreground plus 16 different background colours
- Full row and border background colours covering the whole screen area
- Background colour control characters for highlighting text areas
- 224 characters in ROM
   (12 x 10 matrix), giving wide
   language coverage and
   additional graphics symbols for
   on-screen displays
- Double width and double size decoding as well as double height
- Foreground character processing for language extension possible without display flicker
- Analog RGB outputs with simple interface to colour decoder ICs
- Data capture performance similar to SAA5231 (VIP2)
- 5 channel acquisition system for fast page capture
- Pointer system to connect any acquisition channel to any page memory
- Interfaces to 32 K x 8-bit static RAM (8 K x 8 also possible)
- Extension packet option including full error correction in hardware (8/4 and 24/18 Hamming)



#### QUICK REFERENCE DATA

| SYMBOL            | PARAMETER                           | MIN. | TYP. | MAX. | UNIT |
|-------------------|-------------------------------------|------|------|------|------|
| V <sub>DD</sub>   | positive supply voltage             | 4.5  | 5    | 5.5  | ٧    |
| l <sub>op</sub>   | supply current                      | -    | 75   | 150  | mA   |
| V <sub>syn</sub>  | sync amplitude                      | 0.1  | 0.3  | 0.6  | ٧    |
| $V_{\rm vid}$     | video amplitude                     | 0.7  | 1    | 1.4  | ٧    |
| f <sub>XTAL</sub> | crystal frequency                   | -    | 27   | ~    | MHz  |
| T <sub>amb</sub>  | operating ambient temperature range | -20  | -    | 70   | °C   |

#### ORDERING INFORMATION

| EXTENDED TYPE | PACKAGE |              |          |        |  |  |  |  |
|---------------|---------|--------------|----------|--------|--|--|--|--|
| NUMBER        | PINS    | PIN POSITION | MATERIAL | CODE   |  |  |  |  |
| SAA5260P/E    | 48      | DIL          | plastic  | SOT240 |  |  |  |  |

- 7-bit + parity, 8-bit, full page Hamming and mixed Hamming/7-bit + parity acquisition options, selected per channel to allow e.g. optimum TOP decoding
- End of page detectors with interrupt generation for fast data processing
- Separate text and video signal quality detectors, 625/525 video status and language version all readable via l<sup>2</sup>C-bus
- Automatic ODD/EVEN output control with manual override
- Control of display PLL free-run and rolling header via I<sup>2</sup>C-bus
- VCS to SCS mode for stable 525 line status display
- Option for battery back-up of page memory.

#### **DESCRIPTION**

The SAA5260 is a single-chip teletext decoder IC for decoding 625-line based World System Teletext transmissions. The device is based on the IVT1.0 (SAA5246) with additional features to provide a higher performance decoder. A larger memory (32 K x 8) can be connected for faster access to pages and better display facilities are provided, including more symbols and colours.



SAA5260

#### **PINNING**

| SYMBOL          | PIN       | DESCRIPTION                                                                                                                                                         |  |  |  |
|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>DD</sub> | 1, 6, 10  | +5 V supply                                                                                                                                                         |  |  |  |
| OSCOUT          | 2         | 27 MHz crystal oscillator output                                                                                                                                    |  |  |  |
| OSCIN           | 3         | 27 MHz crystal oscillator input                                                                                                                                     |  |  |  |
| OSCGND          | 4         | 0 V crystal oscillator ground                                                                                                                                       |  |  |  |
| V <sub>ss</sub> | 5, 13, 25 | 0 V ground                                                                                                                                                          |  |  |  |
| BLACK           | 7         | video black level storage pin, connected to ground via a 100 nF capacitor                                                                                           |  |  |  |
| CVBS            | 8         | composite video input pin. A positive-going 1 V (peak-to-peak) input is required, connected via a 100 nF capacitor                                                  |  |  |  |
| IREF            | 9         | reference current input pin, connected to ground via a 27 k $\Omega$ resistor                                                                                       |  |  |  |
| STTV/LFB        | 11        | sync to TV output pin/line flyback input pin. Function controlled by an internal register bit (scan sync mode)                                                      |  |  |  |
| INT             | 12        | interrupt output from end of page detector, X/27, X/29 and 8/30 flags                                                                                               |  |  |  |
| R               | 14        | dot rate character output of the RED colour information                                                                                                             |  |  |  |
| G               | 15        | dot rate character output of the GREEN colour information                                                                                                           |  |  |  |
| В               | 16        | dot rate character output of the BLUE colour information                                                                                                            |  |  |  |
| BLAN            | 17        | dot rate fast blanking output                                                                                                                                       |  |  |  |
| COR             | 18        | programmable output to provide contrast reduction of the TV picture for mixed text and picture displays or when viewing newsflash/subtitle pages. Open drain output |  |  |  |
| ODD/EVEN        | 19        | 25 Hz output synchronized with the CVBS input's field sync pulses to produce a non-interlaced display by adjustment of the vertical deflection currents             |  |  |  |
| FFB             | 20        | field flyback input                                                                                                                                                 |  |  |  |
| SCL             | 21        | serial clock input for I <sup>2</sup> C-bus. It can still be driven HIGH during power-down of the device                                                            |  |  |  |
| SDA             | 22        | serial data port for the I <sup>2</sup> C-bus. Open drain output, It can still be driven HIGH during power-down of the device                                       |  |  |  |
| D2              | 23        | data input/output for external RAM                                                                                                                                  |  |  |  |
| D0              | 24        | data input/output for external RAM                                                                                                                                  |  |  |  |
| D1              | 26        | data input/output for external RAM                                                                                                                                  |  |  |  |
| D3 to D7        | 27 to 31  | data inputs/outputs for external RAM                                                                                                                                |  |  |  |
| A0 to A14       | 32 to 46  | address outputs for external RAM                                                                                                                                    |  |  |  |
| ČS              | 47        | output to RAM if memory not to be cleared on power-up                                                                                                               |  |  |  |
| WE              | 48        | write enable to external RAM                                                                                                                                        |  |  |  |



SAA5260

#### LIMITING VALUES

In accordance with the Absolute Maximum System (IEC 134)

| SYMBOL            | PARAMETER                           | MIN.  | MAX.                 | UNIT |
|-------------------|-------------------------------------|-------|----------------------|------|
| V <sub>DD</sub>   | supply voltage (all supplies)       | -0.3  | 6.5                  | V    |
| V,                | input voltage (any input)           | -0.3  | V <sub>DD</sub> +0.5 | V    |
| V <sub>o</sub>    | output voltage (any output)         | -0.3  | V <sub>OD</sub> +0.5 | V    |
| l <sub>o</sub>    | output current (each output)        | -     | ±10                  | mA   |
| liok              | DC input or output diode current    | -     | ±20                  | mA   |
| T <sub>amb</sub>  | operating ambient temperature range | -20   | 70                   | °C   |
| T <sub>stg</sub>  | storage temperature range           | -55   | 125                  | °C   |
| V <sub>stat</sub> | electrostatic handling              |       |                      |      |
|                   | human body model (note 1)           | -2000 | 2000                 | V    |

#### Note

 The human body model ESD simulation is equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor; this produces a single discharge transient. Reference Philips Semiconductors test method UZW-B0/FQ-A302 (compatible with MIL-STD method 3015.7).

#### **Failure Rate**

The failure rate at  $T_{amb}$  = 55 °C will be a maximum of 1000 FITS (1 FIT = 1 x 10<sup>-9</sup> failures per hour).

SAA5260

#### CHARACTERISTICS

 $V_{DD}$  = 5 V ± 10%;  $T_{amb}$  = -20 to +70 °C, unless otherwise specified

| SYMBOL                | PARAMETER                                                                                              | CONDITIONS              | MIN.     | TYP.               | MAX.                 | UNIT |
|-----------------------|--------------------------------------------------------------------------------------------------------|-------------------------|----------|--------------------|----------------------|------|
| Supply                |                                                                                                        |                         |          |                    |                      |      |
| V <sub>DD</sub>       | supply voltage range                                                                                   |                         | 4.5      | 5                  | 5.5                  | V    |
| I <sub>DD</sub>       | total supply current                                                                                   |                         |          | 75                 | 150                  | mA   |
| inputs                |                                                                                                        | <u> </u>                |          |                    |                      | •    |
| CVBS                  |                                                                                                        |                         |          |                    |                      | _    |
| V <sub>syn</sub>      | sync amplitude                                                                                         | T                       | 0.1      | 0.3                | 0.6                  | V    |
| t <sub>syn</sub>      | delay from CVBS to TCS output<br>from STTV buffer (nominal video,<br>average of leading/trailing edge) |                         | -150     | 0                  | 150                  | ns   |
| t <sub>syd</sub>      | change in CVBS to TCS delay<br>between all black and all white<br>video input at nominal levels        |                         | 0        | _                  | 25                   | ns   |
| V <sub>vid(p-p)</sub> | video input amplitude<br>(peak-to-peak)                                                                |                         | 0.7      | 1                  | 1.4                  | V    |
|                       | display PLL catching range                                                                             |                         | ±7       | _                  | -                    | %    |
| Z <sub>src</sub>      | source impedance                                                                                       |                         | ]        |                    | 250                  | Ω    |
| Cı                    | input capacitance                                                                                      |                         | <b>-</b> | I                  | 10                   | pF   |
| IREF                  |                                                                                                        |                         |          |                    |                      |      |
| Rg                    | resistor to ground                                                                                     |                         | T-       | 27                 | -                    | kΩ   |
| V <sub>g</sub>        | voltage on pin 9                                                                                       |                         | -        | V <sub>DD</sub> /2 | _                    | V    |
| LFB                   |                                                                                                        |                         |          | •                  | •                    |      |
| V <sub>IL</sub>       | LOW level input voltage                                                                                |                         | -0.3     | -                  | 0.8                  | V    |
| V <sub>IH</sub>       | HIGH level input voltage                                                                               |                         | 2.0      | -                  | V <sub>DD</sub> +0.5 | V    |
| lu                    | input leakage current                                                                                  | $V_{I} = 0$ to $V_{DD}$ | -10      | _                  | 10                   | μА   |
| Ī,                    | input current                                                                                          | note 1                  | -1       | -                  | 1                    | mA   |
| t <sub>eβ</sub>       | delay between LFB front edge and input video line sync                                                 |                         | -        | 250                | +                    | ns   |
| FFB                   |                                                                                                        |                         |          |                    |                      | _    |
| V <sub>IL</sub>       | LOW level input voltage                                                                                |                         | -0.3     | _                  | 0.8                  | V    |
| V <sub>IH</sub>       | HIGH level input voltage                                                                               |                         | 2.0      | -                  | V <sub>DD</sub> +0.5 | V    |
| l <sub>LI</sub>       | input leakage current                                                                                  | $V_I = 0$ to $V_{DD}$   | -10      |                    | 10                   | μА   |
| l <sub>t</sub>        | input current                                                                                          | note 1                  | -1       | Ī-                 | 1                    | mA   |
| SCL                   |                                                                                                        |                         |          |                    |                      |      |
| V <sub>IL</sub>       | LOW level input voltage                                                                                |                         | -0.3     | <u> </u>           | 1.5                  | V    |
| V <sub>IH</sub>       | HIGH level input voltage                                                                               |                         | 3.0      | -                  | V <sub>DD</sub> +0.5 | V    |
| Iu                    | input leakage current                                                                                  | $V_{I} = 0$ to $V_{DD}$ | -10      | -                  | 10                   | μА   |
| f <sub>scl</sub>      | clock frequency                                                                                        |                         | 0        | _                  | 150                  | kHz  |
| ţ,                    | input rise time                                                                                        | 10% to 90%              | -        | -                  | 2                    | μs   |

| SYMBOL           | PARAMETER                                            | CONDITIONS                 | MIN.     | TYP.       | MAX.                 | UNIT |
|------------------|------------------------------------------------------|----------------------------|----------|------------|----------------------|------|
| ţ                | input fall time                                      | 90% to 10%                 | -        | -          | 2                    | μs   |
| Cı               | input capacitance                                    |                            | -        | -          | 10                   | pF   |
| Inputs/outp      | outs                                                 |                            |          | •          | -                    |      |
| BLACK            |                                                      | <u>-</u> -                 |          |            |                      |      |
| C <sub>bik</sub> | storage capacitor to ground                          |                            | <b>-</b> | 100        | T-                   | nF   |
| l <sub>u</sub>   | input leakage current                                | $V_1 = 0$ to $V_{DD}$      | -10      | -          | 10                   | μА   |
| D0 то D7         |                                                      |                            |          |            |                      |      |
| V <sub>IL</sub>  | LOW level input voltage                              |                            | -0.3     | _          | 0.8                  | V    |
| V <sub>IH</sub>  | HIGH level input voltage                             |                            | 2.0      | -          | V <sub>DD</sub> +0.5 | V    |
| l <sub>Li</sub>  | input leakage current                                | $V_I = 0$ to $V_{DD}$      | -10      | -          | 10                   | μΑ   |
| Cı               | input capacitance                                    |                            | Ī-       | T-         | 10                   | pF   |
| V <sub>OL</sub>  | LOW level output voltage                             | I <sub>OL</sub> = 1.6 mA   | 0        | _          | 0.4                  | V    |
| V <sub>OH</sub>  | HIGH level output voltage                            | I <sub>OH</sub> = -0.2 mA  | 2.4      |            | V <sub>DD</sub>      | V    |
| ţ                | output rise time                                     | 0.6 to 2.2 V               | -        | -          | 50                   | ns   |
| ţ,               | output fall time                                     | 2.2 to 0.6 V               |          | _          | 50                   | ns   |
| CL               | load capacitance                                     |                            | -        | -          | 120                  | pF   |
| SDA              |                                                      |                            |          |            | -                    |      |
| V <sub>IL</sub>  | LOW level input voltage                              |                            | -0.3     | T-         | 1.5                  | V    |
| V <sub>IH</sub>  | HIGH level input voltage                             |                            | 3.0      | -          | V <sub>DD</sub> +0.5 | V    |
| lu               | input leakage current                                | $V_I = 0$ to $V_{DD}$      | -10      | -          | 10                   | μА   |
| C,               | input capacitance                                    |                            | -        | -          | 10                   | pF   |
| ţ,               | input rise time                                      | 10% to 90%                 | -        | -          | 2                    | μs   |
| ţ                | input fall time                                      | 90% to 10%                 | -        | -          | 2                    | μs   |
| V <sub>OL</sub>  | LOW level output voltage                             | I <sub>OL</sub> = 3 mA     | 0        | -          | 0.5                  | V    |
| t,               | output fall time                                     | 3 to 1 V                   | -        |            | 200                  | ns   |
| CL               | load capacitance                                     |                            | _        | -          | 400                  | pF   |
| Outputs          |                                                      |                            |          |            |                      |      |
| STTV             |                                                      |                            |          |            |                      |      |
| G <sub>ett</sub> | gain of STTV relative to video input                 |                            | 0.9      | 1.0        | 1.1                  |      |
| V <sub>tcs</sub> | TCS amplitude                                        |                            | 0.2      | 0.3        | 0.45                 | V    |
| V <sub>DCs</sub> | DC shift between TCS output and nominal video output |                            | -        | -          | 0.15                 | V    |
| I <sub>o</sub>   | output drive                                         |                            | -        | -          | 3.0                  | mA   |
| CL               | load capacitance                                     |                            | _        | -          | 100                  | ρF   |
| A0 to A14 A      | ADDRESS OUTPUT TO MEMORY                             |                            | •        |            |                      |      |
| Va               | LOW level output voltage                             | I <sub>OL</sub> = 1.6 mA   | 0        | _          | 0.4                  | V    |
| V <sub>OH</sub>  | HIGH level output voltage                            | $I_{OH} = -0.2 \text{ mA}$ | 2.4      | 1-         | V <sub>DD</sub>      | V    |
| Ci               | input capacitance                                    |                            |          | † <u>-</u> | 120                  | pF   |

| SYMBOL          | PARAMETER                          | CONDITIONS                                           | MIN.                 | TYP.  | MAX.            | UNIT |
|-----------------|------------------------------------|------------------------------------------------------|----------------------|-------|-----------------|------|
| <u></u>         | output rise time                   | 0.6 to 2.2 V                                         | -                    | _     | 50              | ns   |
| ţ,              | output fall time                   | 2.2 to 0.6 V                                         |                      | _     | 50              | ns   |
| WE              |                                    |                                                      |                      |       |                 |      |
| VoL             | LOW level output voltage           | I <sub>OL</sub> = 1.6 mA                             | 0                    | -     | 0.4             | ٧    |
| V <sub>OH</sub> | HIGH level output voltage          | I <sub>OH</sub> = -0.2 mA                            | 2.4                  | i     | V <sub>DD</sub> | ٧    |
| CL              | load capacitance                   |                                                      | -                    | -     | 120             | pF   |
| t,              | output rise time                   | 0.6 to 2.2 V                                         | -                    | -     | 50              | ns   |
| 4               | output fall time                   | 2.2 to 0.6 V                                         | -                    | -     | 50              | ns   |
| CS              |                                    |                                                      | •                    |       | -               |      |
| V <sub>OL</sub> | LOW level output voltage           | 1 <sub>OL</sub> = 1.6 mA                             | 0                    | Ī-    | 0.4             | V    |
| CL              | load capacitance                   |                                                      | _                    | _     | 120             | pF   |
| t,              | output fall time                   | 2.2 to 0.6 V                                         | -                    | -     | 50              | ns   |
| R, G AND B      |                                    |                                                      |                      |       |                 |      |
| RL              | load resistance to V <sub>ss</sub> |                                                      | _                    | 150   |                 | Ω    |
| I <sub>OL</sub> | output current (black level)       |                                                      | -10                  | 0     | 10              | μА   |
| l <sub>oL</sub> | output current (full amplitude)    | at nominal V <sub>DD</sub>                           | -6.0                 | -6.67 | -7.3            | mA   |
| C <sub>L</sub>  | load capacitance                   |                                                      | _                    | _     | 20              | pF   |
| ţ,              | output rise time                   | 10% to 90%;<br>$R_L = 150 \Omega$ ;<br>$C_L = 20 pF$ | -                    | _     | 20              | ns   |
| 4               | output fall time                   | 90% to 10%;<br>$R_L = 150 \Omega$ ;<br>$C_L = 20 pF$ | -                    | -     | 20              | ns   |
| BLAN            |                                    |                                                      |                      | •     | •               |      |
| Vol             | LOW level output voltage           | I <sub>OL</sub> = 1.6 mA                             | 0                    | _     | 0.4             | Tv   |
| V <sub>OH</sub> | HIGH level output voltage          | I <sub>OH</sub> = -0.2 mA                            | 1.1                  | _     | -               | V    |
| V <sub>OH</sub> | HIGH level output voltage          | I <sub>OH</sub> = 0 mA                               | -                    | _     | 2.8             | V    |
| V <sub>OH</sub> | allowed voltage at pin             | with extenal pull-up                                 | -                    | -     | V <sub>DD</sub> | V    |
| C <sub>L</sub>  | load capacitance                   |                                                      | -                    | -     | 50              | pF   |
| ţ,              | output rise time                   | 10% to 90%                                           | -                    | -     | 20              | ns   |
| Ļ               | output fall time                   | 90% to 10%                                           | -                    | -     | 20              | ns   |
| ODD/EVEN        | <u> </u>                           | <u> </u>                                             |                      |       | •               |      |
| Vol             | LOW level output voltage           | I <sub>OL</sub> = 1.6 mA                             | 0                    | -     | 0.4             | V    |
| V <sub>OH</sub> | HIGH level output voltage          | I <sub>OH</sub> = -1.6 mA                            | V <sub>DD</sub> -0.4 | -     | V <sub>DD</sub> | V    |
| C               | load capacitance                   |                                                      | -                    | -     | 120             | pF   |
| ţ               | output rise time                   | 0.6 to 2.2 V                                         | -                    | 1-    | 50              | ns   |
| t <sub>i</sub>  | output fall time                   | 2.2 to 0.6 V                                         | -                    | -     | 50              | ns   |
| COR (OPEN       |                                    |                                                      | <u> </u>             | 1     |                 | 1    |
| V <sub>OH</sub> | pull-up voltage at pin             |                                                      | 1_                   | 1_    | V <sub>DD</sub> | Tv   |

| SYMBOL               | PARAMETER                                                 | CONDITIONS                                                                                           | MIN. | TYP. | MAX.            | UNIT |
|----------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| V <sub>OL</sub>      | LOW level output voltage                                  | I <sub>OL</sub> = 2 mA                                                                               | 0    | -    | 0.4             | V    |
| V <sub>OL</sub>      | LOW level output voltage                                  | I <sub>OL</sub> = 5 mA                                                                               | 0    | _    | 1.0             | V    |
| CL                   | load capacitance                                          |                                                                                                      |      |      | 25              | pF   |
| ţ                    | output fall time                                          | load resistor of 1.2 k $\Omega$ to V <sub>DD</sub> ; measured between V <sub>DD</sub> =0.5 and 1.5 V | -    |      | 50              | ns   |
| I <sub>LO</sub>      | output leakage current                                    | $V_i = 0$ to $V_{DD}$                                                                                | -10  |      | 10              | μА   |
| TSK                  | skew delay between display outputs R, G, B, COR, and BLAN |                                                                                                      | _    | -    | 20              | ns   |
| INT (OPEN D          | RAIN)                                                     |                                                                                                      |      |      |                 |      |
| V <sub>OH</sub>      | pull-up voltage at pin                                    |                                                                                                      | -    | ]-   | V <sub>DD</sub> | V    |
| V <sub>OL</sub>      | LOW level output voltage                                  | I <sub>OL</sub> = 1.6 mA                                                                             | 0    |      | 0.4             | V    |
| I <sub>LO</sub>      | output leakage current                                    |                                                                                                      | -10  | -    | 10              | μА   |
| CL                   | load capacitance                                          |                                                                                                      | -    | _    | 25              | pF   |
| ţ                    | output fall time                                          | load resistor of 3.3 k $\Omega$ to $V_{DD}$ measured between 4 V and 1 V                             | _    | -    | 50              | ns   |
| Timing               |                                                           |                                                                                                      |      |      | <del></del> /   |      |
| I <sup>2</sup> C-BUS |                                                           | -                                                                                                    |      |      |                 |      |
| f <sub>DAT</sub>     | I <sup>2</sup> C data rate for:                           | _                                                                                                    |      |      |                 |      |
| DAI                  | all registers                                             |                                                                                                      | _    | _    | 150             | kHz  |
|                      | all registers except display RAM write/reads              |                                                                                                      | _    | -    | 350             | kHz  |
|                      | other devices on bus (IVT will not lock up)               |                                                                                                      | -    | -    | 400             | kHz  |
| t <sub>Low</sub>     | clock LOW period                                          |                                                                                                      | 1.4  | -    |                 | μs   |
| t <sub>HIGH</sub>    | clock HIGH period                                         |                                                                                                      | 1.4  | -    |                 | μs   |
| t <sub>SU:DAT</sub>  | data set-up time                                          |                                                                                                      | 250  |      | <u> </u>        | ns   |
| t <sub>HD:DAT</sub>  | data hold time                                            |                                                                                                      | 170  | _    | -               | ns   |
| t <sub>su:sto</sub>  | set-up time from clock HIGH to STOP                       |                                                                                                      | 4    | -    | -               | μs   |
| t <sub>BUF</sub>     | START set-up time following a STOP                        |                                                                                                      | 4    | -    | -               | μs   |
| t <sub>HD;STA</sub>  | START hold time                                           |                                                                                                      | 1.4  | _    |                 | μs   |
| t <sub>su;sta</sub>  | START set-up time following clock LOW-to-HIGH transition  |                                                                                                      | 1.4  | -    | -               | μs   |
| RAM INTERE           | FACE                                                      |                                                                                                      |      |      |                 |      |
| t <sub>cy</sub>      | cycle time                                                |                                                                                                      | -    | 500  | T               | ns   |
| t <sub>ADDR</sub>    | address active time                                       |                                                                                                      | 450  | 500  |                 | ns   |

SAA5260

| SYMBOL           | PARAMETER                   | PARAMETER CONDITIONS |     | TYP. | MAX.     | UNIT |
|------------------|-----------------------------|----------------------|-----|------|----------|------|
| t <sub>ACC</sub> | access time from address    |                      | -   | -    | 150      | ns   |
| t <sub>DH</sub>  | data hold time from address |                      | 0   | -    | _        | ns   |
| t <sub>we</sub>  | WE LOW from address change  | _                    | 40  | -    | -        | ns   |
| t <sub>wew</sub> | WE pulse width              |                      | 100 | -    | -        | ns   |
| t <sub>os</sub>  | data set-up time to WE HIGH |                      | 60  | _    | _        | ns   |
| OHWE             | data hold time from WE HIGH |                      | 0   | -    | 20       | ns   |
| t <sub>wn</sub>  | write recovery time         |                      | 20  | -    |          | ns   |
| t <sub>DE</sub>  | data enable from WE LOW     |                      | 10  | -    | <b>-</b> | ns   |

#### Note to the characteristics

This current is the maximum allowed into the inputs when line and field flyback signals are connected to these
inputs. Series current limiting resistors must be used to limit the input currents to ± 1 mA.

#### PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 358 10011.











SAA5260

#### **APPLICATION INFORMATION**



(1) Optional connections if battery backed up memory required. The 5 V supply shown comes from battery. If battery back-up is not used, then  $\overline{\text{CS}}$  of RAM is connected to ground and the  $\overline{\text{CS}}$  output from the device is not used.

**SAA5260** 

#### SAA5260 page memory organization

The organization of the page memory is shown in Fig.9. The display format is 40 characters by 25 rows. Rows 0 to 23 form the teletext page; row 24 is available for software generated status messages and FLOF/FASTEXT prompt information.



#### Row 0:

Row 0 is for the page header. The first seven columns (0 to 6) are free for status messages. The eighth is an alphanumeric white or green control character, written automatically by SAA5260 to give a green rolling header when a page is being looked for. The last eight characters are for rolling time.

#### **Row 25:**

The first 10 bytes of row 25 contain control data relating to the received page as shown in Table 1.

Fig.9 Basic page memory organization.

SAA5260

Table 1 Row 25 received control data format

| D0     | PU0    | PT0    | MU0    | MT0    | HU0    | НТ0    | C7     | C11    | MAG0  | 0    |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|------|
| D1     | PU1    | PT1    | MU1    | MT1    | HU1    | HT1    | C8     | C12    | MAG1  | 0    |
| D2     | PU2    | PT2    | MU2    | MT2    | HU2    | C5     | C9     | C13    | MAG2  | 0    |
| D3     | PU3    | PT3    | MU3    | C4     | HU3    | C6     | C10    | C14    | 0     | 0    |
| D4     | HAM.ER | FOUND | 0    |
| D5     | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0     | PBLF |
| D6     | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0    |
| D7     | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0    |
| Column | 0      | 1      | 2      | 3      | 4      | 5      | 6      | 7      | 8     | 9    |

#### Where:

#### Page number

MAG magazine

PU page units

page tens

PBLF FOUND

РΤ

page being looked for LOW for page has been

found

HAM.ER Hamming error in

corresponding byte

#### Page sub-code

MU minutes units

MT minutes tens HU hours units

HT hours tens

C4-C14 transmitted control bits.

SAA5260

The remaining 14 bytes of row 25 contain the row attributes for defining the default background colour of each row and the chapter from which it is to be displayed, as shown in Table 2.

Table 2 Row 25 row attributes

| D0     | TR | ROR | R2R | R4R | R6R | R8R | R10R | R12R | R14R | R16R | R18R | R20R | R22R | R24R |
|--------|----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------|
| D1     | TG | ROG | R2G | R4G | R6G | R8G | R10G | R12G | R14G | R16G | R18G | R20G | R22G | R24G |
| D2     | ТВ | ROB | R2B | R4B | R6B | R8B | R10B | R12B | R14B | R16B | R18B | R20B | R22B | R24B |
| D3     |    | DR0 | DR2 | DR4 | DR6 | DR8 | DR10 | DR12 | DR14 | DR16 | DR18 | DR20 | DR22 | DR24 |
| D4     | BR | R1R | R3R | R5R | R7R | R9R | R11R | R13R | R15R | R17R | R19R | R21R | R23R | -    |
| D5     | BG | R1G | R3G | R5G | R7G | R9G | R11G | R13G | R15G | R17G | R19G | R21G | R23G | -    |
| D6     | вв | R1B | R3B | R5B | R7B | R9B | R11B | R13B | R15B | R17B | R19B | R21B | R23B | -    |
| D7     | -  | DR1 | DR3 | DR5 | DR7 | DR9 | DR11 | DR13 | DR15 | DR17 | DR19 | DR21 | DR23 | -    |
| COLUMN | 10 | 11  | 12  | 13  | 14  | 15  | 16   | 17   | 18   | 19   | 20   | 21   | 22   | 23   |

R, G and B are the settings of the default background colour attribute. They only correspond to RED, GREEN and BLUE colour outputs when the colour look-up table is in the default condition; at other times, they are simply entries in the colour look-up table.

T Top border of screen, above row 0 (or above status row if

R1D7 = 1

B Bottom border of screen, below the status row

= 1)

R1 etc. Row 1 display

DR2 etc. Display row 2 etc. defines whether the text for this display row comes from the normal display chapter register (0) or supplementary display chapter register (1)

(or below row 23 if R10D7

These letters are combined as appropriate, e.g. R8R = red default background for row 8, BG = green default background for bottom screen border.



### Extension packet memory organization

When in extension packet enable mode, the rows of information are organized as shown in Fig.10.

The page-related extension packets are stored in the next higher memory chapter relative to the corresponding basic page data, e.g. basic page chapter 6, extension packets chapter 7.

Some extension packets are not page related; these are stored in the chapters as shown in Tables 3 and 4.

Packet 8/30: Stored in a chapter according to the designation code. Pairs of designation codes are stored in the same chapter, owing to the use of the LSB as a flag indicating VBI or full channel.

SAA5260

Table 3 Packet 8/30 storage

| PACKET           | CHAPTER |  |  |  |  |  |  |
|------------------|---------|--|--|--|--|--|--|
| 8/30/0, 8/30/1   | 1       |  |  |  |  |  |  |
| 8/30/2, 8/30/3   | 3       |  |  |  |  |  |  |
| 8/30/4, 8/30/5   | 5       |  |  |  |  |  |  |
| 8/30/6, 8/30/7   | 7       |  |  |  |  |  |  |
| 8/30/8, 8/30/9   | 9       |  |  |  |  |  |  |
| 8/30/10, 8/30/11 | 11      |  |  |  |  |  |  |
| 8/30/12, 8/30/13 | 13      |  |  |  |  |  |  |
| 8/30/14, 8/30/15 | 15      |  |  |  |  |  |  |

Packet 29: Two versions are stored in row 19, X/29/0 (for colour definition) and X/29/1 (for character set definition) and one in row 25, X/29/4.

Table 4 Packet 29 storage

| PACKET       | CHAPTER |
|--------------|---------|
| 8/30/0 and 4 | 1       |
| 1/29/0 and 4 | 3       |
| 2/29/0 and 4 | 5       |
| 3/29/0 and 4 | 7       |
| 4/29/0 and 4 | 9       |
| 5/29/0 and 4 | 11      |
| 6/29/0 and 4 | 13      |
| 7/29/0 and 4 | 15      |
| 8/29/1       | 17      |
| 1/29/1       | 19      |
| 2/29/1       | 21      |
| 3/29/1       | 23      |
| 4/29/1       | 25      |
| 5/29/1       | 27      |
| 6/29/1       | 29      |
| 7/29/1       | 31      |

SAA5260

#### Register maps

SAA5260 mode registers are shown in Table 5. R0 to R15 are WRITE only; R16A is READ/WRITE; R16B and R16C are READ only.

Table 5 Register map

| REGIST                          | ΓER | D7                | D6                        | D5                    | D4                      | D3                          | D2                     | D1                     | D0                     |
|---------------------------------|-----|-------------------|---------------------------|-----------------------|-------------------------|-----------------------------|------------------------|------------------------|------------------------|
| Mode                            | 0   | X24<br>POS        | EXTN.<br>PACKET<br>ENABLE | DEW/<br>FULL<br>FIELD | DISABLE<br>HDR<br>ROLL  | B.T.<br>NUMBER<br>ENABLE    | POL                    | BOX<br>TIME            | BOX<br>HEADER          |
| Sync                            | 1   | VCS TO<br>SCS     | FREE<br>RUN PLL           | AUTO<br>ODD/<br>EVEN  | DISABLE<br>ODD/<br>EVEN | VCR                         | TCS<br>ON              | T1                     | ТО                     |
| Acq.<br>control                 | 2   | ACQ.<br>ON/OFF    | ACQ.<br>CCT<br>A2         | ACQ.<br>CCT<br>A1     | ACQ.<br>CCT<br>A0       | TB                          | START<br>COLUMN<br>SC2 | START<br>COLUMN<br>SC1 | START<br>COLUMN<br>SC0 |
| Page<br>request                 | 3   | -                 | -                         | -                     | PRD4                    | PRD3                        | PRD2                   | PRD1                   | PRD0                   |
| Acq.<br>Mode A                  | 4   | _                 | _                         | _                     | H4                      | H3                          | H2                     | H1                     | но                     |
| Acq.<br>Mode B                  | 5   | _                 | -                         | _                     | S4                      | S3                          | S2                     | S1                     | S0                     |
| Display<br>chapter<br>(normal)  | 6   | _                 | _                         | _                     | A4                      | A3                          | A2                     | A1                     | A0                     |
| Display<br>chapter<br>(supplm.) | 7   | -                 | -                         | CLUT<br>SELECT        | A4                      | A3                          | A2                     | A1                     | A0                     |
| Display<br>(normal)             | 8   | BKGND<br>OUT      | BKGND<br>IN               | COR                   | COR<br>IN               | TEXT                        | TEXT<br>IN             | PON<br>OUT             | PON<br>IN              |
| Display<br>(news<br>flash)      | 9   | BKGND<br>OUT      | BKGND<br>IN               | COR<br>OUT            | COR<br>IN               | TEXT<br>OUT                 | TEXT<br>IN             | PON<br>OUT             | PON<br>IN              |
| Display<br>control              | 10  | STATUS<br>BTM/TOP | CURSOR<br>ON              | CONCEAL<br>REVEAL     | TOP/<br>BOTTOM          | SINGLE/<br>DOUBLE<br>HEIGHT | BOX ON<br>24           | BOX ON<br>1-23         | BOX ON<br>0            |
| CLUT<br>data 1                  | 11  | G3                | G2                        | G1                    | G0                      | R3                          | R2                     | R1                     | R0                     |
| CLUT<br>data 2                  | 12  | A3                | A2                        | A1                    | A0                      | B3                          | B2                     | B1                     | В0                     |
| Active chapter                  | 13  | -                 | -                         | CLEAR<br>MEM.         | A4                      | A3                          | A2                     | A1                     | A0                     |
| Active row                      | 14  | _                 | CURSOR<br>MOVE            | INC BY<br>ROW         | R4                      | R3                          | R2                     | R1                     | R0                     |
| Active column                   | 15  | R16C/<br>R16C     | R16A/<br>R16B             | C5                    | C4                      | C3                          | C2                     | C1                     | C0                     |

SAA5260

Table 5 Register map (continued)

| REGIS             | TER | D7              | D6               | D5               | D4               | D3               | D2               | D1                        | D0                       |
|-------------------|-----|-----------------|------------------|------------------|------------------|------------------|------------------|---------------------------|--------------------------|
| Active<br>data    | 16A | D7<br>(R/W)     | D6<br>(R/W)      | D5<br>(R/W)      | D4<br>(R/W)      | D3<br>(R/W)      | D2<br>(R/W)      | D1<br>(R/W)               | D0<br>(R/W)              |
| Device<br>status  | 16B | 625/525<br>SYNC | ROM<br>VER<br>R4 | ROM<br>VER<br>R3 | ROM<br>VER<br>R2 | ROM<br>VER<br>R1 | ROM<br>VER<br>R0 | TEXT<br>SIGNAL<br>QUALITY | VCS<br>SIGNAL<br>QUALITY |
| End of page flags | 16C | 8/30<br>ARRIVED | X/29<br>ARRIVED  | X/27<br>ARRIVED  | AC4              | AC3              | AC2              | AC1                       | AC0                      |

#### Notes to Table 5

- 1. indicates these bits are inactive and must be written to logic 0 for future compatibility.
- 2. All bits in registers R0 to R15 are cleared to logic 0 on power-up, except bits D0 and D1 of registers R1, R8 and R9 which are set to logic 1. The CLUT data (accessed from R11 and R12) is cleared to normal "level 1" colours.

SAA5260

#### Register description

#### R0 MODE - auto increments to Register 1

BOX HEADER

Selects automatic boxing of first 7 characters on display Row 0

BOX TIME

Selects automatic boxing of last 8 characters on display Row 0

POL

Selects polarity of STTV output or LFB and FFB input signals. (When POL = 1, then TCS will be positive-going syncs and LFB/FFB will be negative; when POL = 0, TCS will be

negative-going syncs and LFB/FFB positive)

B.T.NUMBERS

Selects blast-through numbers instead of supplementary background colour attributes

ENABLE

DISABLE HDR ROLL Stops the display update of rolling time and green rolling header during page request

when = 1. Time updates on page reception only

DEW/FULL FIELD

Field-flyback or full channel mode

EXTN. PACKET

Enables reception and storage of extension packets in 2 K x 8-bits per page when = 1

**ENABLE** 

X24 POS Automatic display of FASTEXT prompt row when = 1

#### R1 SYNC - auto increments to Register 2

T0, T1

Interlace/non-interlace 312/313 line or scan sync control

TCS ON

Text composite sync or direct sync select

VCR DISABLE

ODD/EVEN unconditionally forced low if = 1

Selects VCR mode for display PLL

ODD/FVEN

AUTO ODD/EVEN

If = 1 then ODD/EVEN output only active when no picture is present

FREE RUN PLL

Forces display PLL to free run at 6 MHz when = 1

VCS TO SCS

Connects VCS from video sync separator to display field sync detector to enable stable display

status messages with 60 Hz rasters

#### R2 ACQ. CONTROL - auto increments to Register 3

START COLUMN

Start column for page request data Must be logic 0 for normal operation

ACQ, CCT

TB

Selects one of five acquisition circuits

ACQ. ON/OFF

Entire acquisition function turned off when = 1

SAA5260

#### R3 PAGE REQUEST DATA - does not auto increment

Table 6 shows the full register map for page requests. The mapping of Register 3 is dependent on the start column indicated in Register 2.

Table 6 Register map for page requests (R3)

| START<br>COLUMN | PRD4          | PRD3  | PRD2 | PRD1 | PRD0 |
|-----------------|---------------|-------|------|------|------|
| 0               | Do care       |       |      |      |      |
|                 | Magazine      | HOLD  | MAG2 | MAG1 | MAG0 |
| 1               | Do care       |       |      |      |      |
|                 | Page tens     | PT3   | PT2  | PT1  | PT0  |
| 2               | Do care       |       |      |      |      |
|                 | Page units    | PU3   | PU2  | PU1  | PU0  |
| 3               | Do care       | CLEAR |      |      |      |
| İ               | Hours tens    | RX    | ROLL | HT1  | нто  |
| 4               | Do care       |       |      |      |      |
|                 | Hours units   | низ   | HU2  | HU1  | HUO  |
| 5               | Do care       |       |      |      |      |
|                 | Minutes tens  | x     | MT2  | MT1  | мто  |
| 6               | Do care       |       |      |      |      |
|                 | Minutes units | миз   | MU2  | MU1  | MU0  |
| 7               | CH4           | СНЗ   | CH2  | CH1  | CH0  |

#### Notes to Table 6

- When the DO CARE bit is set to logic 1, this means the corresponding digit is to be taken into account for page requests. If the DO CARE bit is set to logic 0, the digit is ignored. This allows, for example, 'normal' or 'timed page' selection.
- 2. There are five versions of Table 6, one for each acquisition channel. This allows five simultaneous page requests.
- 3. ROLL set low to give rolling headers on page search.
- 4. CLEAR RX set low to clear old page on first reception.
- 5. Columns auto-increment on successive I<sup>2</sup>C-bus transmission bytes. Column 7 auto increments back to Column 0.
- 6. CH0 to CH4 are pointer bits (LSB to MSB) giving the current chapter address for that acquisition channel.

#### Where:

| Page num        | ber                                                           | Page sub-code  |                                              |  |  |
|-----------------|---------------------------------------------------------------|----------------|----------------------------------------------|--|--|
| MAG<br>PU<br>PT | magazine<br>page units<br>page tens                           | MU<br>MT<br>HU | minutes units<br>minutes tens<br>hours units |  |  |
| HOLD<br>CH      | set LOW to hold and not<br>update page<br>chapter address bit | HT             | hours tens.                                  |  |  |

SAA5260

#### R4 ACQ, MODE A - auto increments to Register 5

#### R5 ACQ. MODE B - auto increments to Register 6

These bits determine the type of acquisition to be performed by each of the five acquisition channels. H is Hamming and S is select. The four combinations are shown in Table 7.

Table 7 Truth table for acquisition Modes A and B

| н | s | FUNCTION                                                                                      |
|---|---|-----------------------------------------------------------------------------------------------|
| 0 | 0 | 7-bit plus parity                                                                             |
| 0 | 1 | 8-bit (no error checking)                                                                     |
| 1 | 0 | 8/4 Hamming checking over the full page                                                       |
| 1 | 1 | mixed 8/4 Hamming (Columns 0 to 7, 20 to 27) and 7-bit plus parity (Columns 8 to 9, 28 to 39) |

#### R6 NORMAL DISPLAY CHAPTER - auto increments to Register 7

A0 to A4 Selects one of 32 chapters for display. This register is used for full pages of display, when the current display row bit is set to 0

#### R7 SUPPLEMENTARY DISPLAY CHAPTER - auto increments to Register 8

A0 to A4 Selects one of 32 chapters for display This register is used when the current display row bit is set to 1, for e.g. status messages on a text page

CLUT Determines which CLUT will be written to by Registers 11 and 12. If set to 1, access is to the

SELECT supplementary display chapter colour entries

#### R8 NORMAL DISPLAY CONTROL - auto increments to Register 9

#### R9 NEWSFLASH/SUBTITLE DISPLAY CONTROL - auto increments to Register 10

PON Picture on

TEXT Text on

COR Contrast reduction on

BKGND Background colour on.

These functions have IN and OUT bits referring to inside and outside the boxing function respectively.

#### R10 DISPLAY CONTROL - does not auto increment

BOX ON 0 Boxing function allowed on Row 0

BOX ON 1-23 Boxing function allowed on Row 1-23

BOX ON 24 Boxing function allowed on Row 24

STATUS ROW BTM/TOP Row 24 displayed above or below the main text

SAA5260

#### R11 CLUT DATA 1 - auto increments to Register 12

R0 to R3

Red colour value

G0 to G3

Green colour value

#### R12 CLUT DATA 2 - auto increments to Register 11

B0 to B3

Blue colour value

A0 to A3

Address of colour entry

#### R13 ACTIVE CHAPTER - auto increments to Register 14

A0 to A4

Active chapter address for I2C-bus

CLEAR MEM.Clears the external memory to power-on state

#### R14 ACTIVE ROW - auto increments to Register 15

R0 to R4

Active row address for I2C-bus

INC BY ROW

When set the active address increments by row on R16A accesses instead of by

column

**CURSOR MOVE** 

When set the active I2C Row and columns are read and used to update the cursor

position on the display

#### R15 ACTIVE COLUMN - auto increments to Register 16A/16B/16C depending on bits D6/7 of Register 15

C0 to C5

Active column address for I2C-bus

R16A/R16B

Selects either Register 16A (read/write) or 16B (read only)

R16C/R16C

Selects Register 16C (read only) or allows selection of Registers 16A or 16B

#### **R16A ACTIVE DATA**

D0 to D7 (R/W)

Data bits (read/write)

#### R16B DEVICE STATUS - does not auto increment

VCS SIGNAL QUALITY

Indicates that video signal quality is good and PLL is phase-locked to input video

signal when = 1

TEXT SIGNAL QUALITY

If a good teletext signal is being received, then = 1

ROM VER R4-0

Indicates language/ROM variant, For Western European = 10000

625/525 SYNC

If the input video is a 525 line signal then = 1

#### R16C END OF PAGE AND PACKET FLAGS - does not auto increment

AC0 to AC4

Set to 1 if an end of page has been detected in the corresponding acquisition

channel

X/27 ARRIVED

Set to 1 if packet X27/0-1 and 4 arrives

X/29 ARRIVED

Set to 1 if packet X29/0-1 arrives

8/30 ARRIVED

Set to 1 if packet 8/30/0-3 arrives

SAA5260

Table 8 Crystal characteristics

| SYMBOL      | PARAMETER                      | MIN. | TYP. | MAX. | UNIT                 |  |  |  |  |  |
|-------------|--------------------------------|------|------|------|----------------------|--|--|--|--|--|
| Crystal (27 | Crystal (27 MHz, 3rd overtone) |      |      |      |                      |  |  |  |  |  |
| C1          | series capacitance             | -    | 1.7  | -    | pF                   |  |  |  |  |  |
| C0          | parallel capacitance           | •    | 5.2  | -    | pF                   |  |  |  |  |  |
| CL          | load capacitance               | -    | 20   | -    | pF                   |  |  |  |  |  |
| Rr          | resonant resistance            | -    | -    | 50   | Ω                    |  |  |  |  |  |
| R1          | series resistance              | -    | 20   | -    | Ω                    |  |  |  |  |  |
| Xa          | ageing                         | -    | -    | ±5   | 10 <sup>-6</sup> /yr |  |  |  |  |  |
| Xj          | adjustment tolerance           | -    | -    | ±25  | 10-6                 |  |  |  |  |  |
| Xd          | drift                          |      |      | ±25  | 10 <sup>-6</sup>     |  |  |  |  |  |



#### **CLOCK SYSTEMS**

#### Crystal oscillator

The crystal is a conventional 2-pin design operating at 27 MHz. It is capable of oscillating with both fundamental and third overtone mode crystals. External components should be used to suppress the fundamental output of the third overtone, as shown in Fig.11. The crystal characteristics are given in Table 8.

**SAA5260** 

#### Character sets

The WST specification allows the selection of national character sets via the page header transmission bits, C12 to C14. For languages based on the Roman alphabet, the

basic 96 character sets differ only in 13 national option characters. For the Western European version of SAA5260, these national option characters are shown in Table 9, with reference to their position in the basic character matrix illustrated in Table 10.



SAA5260

Table 9 SAA5260P/E Western European national option character set

The SAA5260 automatically decodes transmission bits C12 to C14. Table 11 illustrates the 8-bit decoding of the character matrices.

|          | PHCB <sup>(1)</sup> |     |     | CHARACTER POSITION (COLUMN / ROW) |     |     |      |      |          |          |        |     |      |      |      |     |
|----------|---------------------|-----|-----|-----------------------------------|-----|-----|------|------|----------|----------|--------|-----|------|------|------|-----|
| LANGUAGE | C12                 | C13 | C14 | 2/3                               | 2/4 | 4/0 | 5/11 | 5/12 | 5 / 13   | 5/14     | 5 / 15 | 6/0 | 7/11 | 7/12 | 7/13 | 7 / |
| ENGLISH  | 0                   | 0   | o   | £                                 | \$  | @   | 4    | 12   | <b>-</b> |          | #      |     | 14   |      | 34   | -   |
| GERMAN   | 0                   | 0   | 1   | #                                 | \$  | S   | Ä    | Ö    | Ü        | <b>A</b> |        | •   | ä    | ö    | ü    |     |
| SWEDISH  | 0                   | 1   | 0   | #                                 | X   | É   | Ä    | Ö    | Ā        | Ü        |        | é   | ä    | ö    | å    | Ī   |
| ITALIAN  | o                   | 1   | 1   | £                                 | \$  | é   | •    | Ç    | -        | 1        | #      | ú   | à    | ò    | è    | [   |
| FRENCH   | 1                   | 0   | 0   | é                                 | ï   | à   | ë    | ê    | ù        | î        | #      | ė   | â    | ô    | û    | 4   |
| SPANISH  | 1                   | 0   | 1   | Ç                                 | \$  | (i) | á    | é    | í        | ó        | ú      | ن   | ü    | ñ    | è    | Ę   |

MEA559

(1) PHCB are the Page Header Control Bits. Other combinations default to English.

**SAA5260** 

Table 10 SAA5260 Western European basic character matrix



Where: NC = national option character position.

**SAA5260** 

Table 11 SAA5260P/E character data input decoding (Western European Version)



For character version number (10000), see Register 16B.

<sup>\*</sup> These control characters are presumed before each row begins.

**SAA5260** 

#### Notes to Table 11

- 1. Control characters shown in columns 0 and 1 are normally displayed as spaces.
- 2. Columns may be referred to by columns and row, for example 2/5 refers to %.
- 3. Black represents displayed colour. White represents background.
- 4. The SAA5260 national option characters are illustrated in Table 9.
- 5. Character 8/6, 8/7, 9/5, 9/6 and 9/7 are special characters for combining with character 8/5.
- 6. With bit 8 = 0, national characters will be decoded according to the setting of control bits C12 to C14 (see Table 9).
- 7. Columns 2a, 3a, 6a and 7a are displayed in graphics mode.
- 8. Column 11 rows 0 to 7 are normally special attributes for setting the background colour. The numerals 0 to 7 are obtained instead when R0D3 is set to 1, to allow blast-through alphanumeric numbers in graphics mode.

**SAA5260** 

#### **Colour Facilities**

Table 12 shows the format for both supplementary and normal page colour look-up tables (CLUTs). 12 bits are used for each colour entry. This allows the display colours to be chosen from a palette of 4096 different shades (16 levels possible on each of the R, G, B output pins from the internal DAC).

There are a total of 16 addresses in each CLUT, allowing each of the 8 foreground colour and 8 background colour values defined by the control characters to be assigned a particular shade, and separate colours to be assigned for normal and supplementary display pages.

On power-on, both CLUTs are cleared to full amplitude values corresponding to the R, G and B address inputs to give the normal 'level 1' display colours as shown in Table. They can then be re-defined by the microcomputer via the I<sup>2</sup>C-bus if required; registers R11 and R12 defining CLUT data and address, and R7D5 defining the CLUT to be used. R7D5 = 0 selects the CLUT for the normal page, while R7D5 = 1 selects the CLUT for the supplementary display page.

CLUT addressing and defaults

| ADDI   | RESS    | MEANING            | DE   | FAULT VAL | UE   |
|--------|---------|--------------------|------|-----------|------|
| binary | decimal | MEANING            | R    | G         | В    |
| 0000   | 0       | BLACK background   | 0000 | 0000      | 0000 |
| 0001   | 1       | RED background     | 1111 | 0000      | 0000 |
| 0010   | 2       | GREEN background   | 0000 | 1111      | 0000 |
| 0011   | 3       | YELLOW background  | 1111 | 1111      | 0000 |
| 0100   | 4       | BLUE background    | 0000 | 0000      | 1111 |
| 0101   | 5       | MAGENTA background | 1111 | 0000      | 1111 |
| 0110   | 6       | CYAN background    | 0000 | 1111      | 1111 |
| 0111   | 7       | WHITE background   | 1111 | 1111      | 1111 |
|        |         | •                  |      |           |      |
| 1000   | 8       | BLACK foreground   | 0000 | 0000      | 0000 |
| 1001   | 9       | RED foreground     | 1111 | 0000      | 0000 |
| 1010   | 10      | GREEN foreground   | 0000 | 1111      | 0000 |
| 1011   | 11      | YELLOW foreground  | 1111 | 1111      | 0000 |
| 1100   | 12      | BLUE foreground    | 0000 | 0000      | 1111 |
| 1101   | 13      |                    |      | 0000      | 1111 |
| 1110   | 14      | CYAN foreground    | 0000 | 1111      | 1111 |
| 1111   | 15      | WHITE foreground   | 1111 | 1111      | 1111 |