### INTEGRATED CIRCUITS

# DATA SHEET



# SAA2003 Stereo filter and codec

Preliminary specification
File under Integrated Circuits, IC01

May 1994

# **Philips Semiconductors**



**PHILIPS** 

**SAA2003** 

#### **FEATURES**

- · Single-chip stereo filter and codec
- Wide operating voltage range: 2.7 to 5.5 V
- Low-power consumption: 98 mW; 3.0 V
- Sleep mode for low power and low Electromagnetic Interference (EMI)
- Transparent serial audio data mode in sleep
- · IEC 958 digital output
- Peak level detector for start of track detection or VU meter
- Versatile fade processor; slow/fast fade, mute, 12 dB attenuation
- Serial audio interface for I2S or EIAJ formats
- · Error concealment
- Three-wire L3 bus microcontroller interface
- Three sample rates:
  - 32 kHz
  - 44.1 kHz
  - 48 kHz
- Internal or external clock source
- · Three programmable outputs
- Small surface mounted package (SOT307).



#### **GENERAL DESCRIPTION**

The SAA2003 performs the sub-band filtering and audio frame codec functions in the Precision Adaptive Sub-band Coding (PASC) system. It can be used as a stand-alone decoder for playback only applications, but requires the addition of an Adaptive Allocation and Scale Factor processor (SAA2013) in order to perform PASC encoding in a DCC record system.

#### **ORDERING INFORMATION**

| EXTENDED TYPE |      | PACKAGE            |          |        |  |  |
|---------------|------|--------------------|----------|--------|--|--|
| NUMBER        | PINS | PIN POSITION       | MATERIAL | CODE   |  |  |
| SAA2003H      | 44   | QFP <sup>(1)</sup> | plastic  | SOT307 |  |  |

#### Note

 When using reflow soldering it is recommended that the Dry Packing instructions in the "Quality Reference Pocketbook" are followed. The pocketbook can be ordered using the code 9398 510 34011.

**SAA2003** 

### **BLOCK DIAGRAM**



SAA2003

### **PINNING**

| SYMBOL           | PIN | DESCRIPTION                                      | TYPE |
|------------------|-----|--------------------------------------------------|------|
| FDAI             | 1   | filtered data input from SAA2013                 | I    |
| FDCL             | 2   | filtered data bit clock                          | 0    |
| FDWS             | 3   | filtered data word select                        | 0    |
| CLK22            | 4   | 22.5792 MHz buffered clock output                | 0    |
| X22OUT           | 5   | 22.5792 MHz crystal output                       | 0    |
| X22IN            | 6   | 22.5792 MHz crystal input                        | I    |
| $V_{DD2}$        | 7   | supply voltage (clock oscillator)                | _    |
| V <sub>SS2</sub> | 8   | supply ground (clock oscillator)                 | _    |
| X24OUT           | 9   | 24.576 MHz crystal output                        | 0    |
| X24IN            | 10  | 24.576 MHz crystal input                         | I    |
| CLK24            | 11  | 24.576 MHz buffered clock output                 | 0    |
| SLEEP            | 12  | sleep mode; device inactive                      | I    |
| RESET            | 13  | device reset                                     | I    |
| L3DATA           | 14  | 3-wire interface; serial data                    | I/O  |
| L3CLK            | 15  | 3-wire interface; bit clock                      | I    |
| L3MODE           | 16  | 3-wire interface; mode control                   | I    |
| LTCNT0           | 17  | LT interface; control bit 0                      | I    |
| LTCNT1           | 18  | LT interface; control bit 1                      | I    |
| TEST0            | 19  | test mode select                                 | I    |
| TEST1            | 20  | test mode select                                 | I    |
| URDA             | 21  | unreliable data flag from drive processor        | I    |
| SBDIR            | 22  | sub-band data direction                          | I    |
| SBDA             | 23  | sub-band serial data                             | I/O  |
| SBCL             | 24  | sub-band bit clock                               | I/O  |
| SBWS             | 25  | sub-band word select                             | I/O  |
| SBEF             | 26  | sub-band error flag from drive processor         | I    |
| V <sub>SS1</sub> | 27  | digital supply ground                            | -    |
| V <sub>DD1</sub> | 28  | digital supply voltage                           | -    |
| IECOP            | 29  | IEC 958 digital audio output                     | 0    |
| DEEMDAC          | 30  | DAC control or general purpose output            | 0    |
| ATTDAC           | 31  | DAC control or general purpose output            | 0    |
| MUTEDAC          | 32  | DAC control or general purpose output            | 0    |
| SD2              | 33  | serial audio data to DAC                         | 0    |
| SD1              | 34  | serial audio data to/from DAIO and DAC           | I/O  |
| SCK              | 35  | serial audio data bit clock                      | I/O  |
| WS               | 36  | serial audio data word select                    | I/O  |
| X256             | 37  | master audio clock from external source          | I    |
| FS256            | 38  | master audio clock at 256 times sample frequency | 0    |
| $V_{DD3}$        | 39  | supply voltage (FS256)                           | _    |
| V <sub>SS3</sub> | 40  | supply ground (FS256)                            | _    |

**SAA2003** 

| SYMBOL  | PIN | DESCRIPTION                                   | TYPE |
|---------|-----|-----------------------------------------------|------|
| FDIR    | 41  | filter direction; encode or decode            | 0    |
| SYNCDAI | 42  | settings synchronization for DAIO             | 0    |
| FSYNC   | 43  | sub-band 0 sample synchronization for SAA2013 | 0    |
| FDAO    | 44  | filtered data output to SAA2013               | 0    |



Preliminary specification



### Stereo filter and codec

**SAA2003** 

### **PASC** processor

The PASC processor is a dedicated Digital Signal Processor (DSP) engine which efficiently codes digital audio data at a bit rate of 384 kbits/s without affecting the sound quality. This is achieved using an efficient adaptive data notation and by only encoding the information which can be heard by the human ear.

The audio data is split into 32 equal sub-bands during encoding. For each of the sub-bands a masking threshold is calculated. The samples from each of the sub-bands are included in the PASC data with an accuracy that is determined by the available bit-pool and by the difference between the signal power and the masking threshold for that sub-band.

The stereo filter codec performs the splitting (encoding) and reconstruction (decoding), including the necessary formatting functions. During encoding, the adaptive allocation and scaling circuit calculates the required accuracy (bit allocation) and scale factors of the sub-band samples.

#### **ENCODING (SEE FIG.4)**

The incoming serial audio data is filtered into 32 sub-bands for left and right (I and II) channels using the stereo filter part of the SAA2003. A PASC frame is made up of left and

right (I and II) audio data for 12 samples from each of the 32 sub-bands, a total of 768 audio samples. For every PASC frame the SAA2013 calculates a bit allocation and scale factor table which is transferred to the SAA2003. All the samples in a frame are scaled in accordance with the scale factor calculated by the SAA2013. Once scaled the samples are re-quantized to reduce the number of bits to correspond with the allocation table calculated by the SAA2013. Synchronization, allocation and scale factor information is then added to provide a fully encoded PASC data signal. These frames of data are then sent to the drive processor IC (SAA2023 or SAA3323).

#### DECODING (SEE FIG.5)

In decoding mode the SAA2003 synchronizes and recovers frames of data from the drive processor. The recovered allocation data and the scale factors are used to correctly re-quantize and re-scale the PASC sub-band samples. The decoded sub-band samples, which are represented in 24-bits two's complement notation, are reconstructed by the sub-band filters into a single complete digital audio signal.



### Stereo filter and codec

**SAA2003** 



### **Crystal oscillators**

The recommended crystal oscillator configuration is shown in Fig.6. The specified component values only apply to crystals with a low equivalent series resistance of <40  $\Omega$ .



### System reset

Reset must be active from system power-up for >1 ms. Reset must also be active for >1 ms after the falling edge of sleep as shown in Fig.7.

### Stereo filter and codec

**SAA2003** 



 Table 1
 Reset and sleep timing modes (see Fig.7).

| MODE  | DESCRIPTION                           | TIMING         | MIN. | MAX. | UNIT |
|-------|---------------------------------------|----------------|------|------|------|
| MODE1 | standby stage 1; clocks still running | t <sub>1</sub> | 400  | _    | ns   |
| MODE2 | standby mode; clocks stopped          | t <sub>2</sub> | 0    | _    | ns   |
| MODE3 | clocks running; reset active          | $t_3$          | 1    | _    | ms   |
| MODE4 | normal operational mode               | _              | _    | _    |      |

### Sleep mode

A HIGH input applied to the SLEEP pin halts all internally generated clock signals. If the transparent mode of the serial audio interface is set before entering sleep, the data at the X256 external clock input is sent to the FS256 output and the data at SD1 input is sent to the SD2 output. If transparent mode is not set, these two outputs are high impedance during sleep mode.

The IECOP pin is set to high impedance during sleep mode, unless the transparent mode is selected and WS-SEL is set.

### Stereo filter and codec

**SAA2003** 

**Table 2** Transparent mode function in sleep.

| PIN   | TRANSPARENT<br>MODE <sup>(1)</sup> | WS-SEL <sup>(2)</sup> | PIN FUNCTION   |
|-------|------------------------------------|-----------------------|----------------|
| FS256 | 1                                  | X                     | FS256          |
| FS256 | 0                                  | X                     | high impedance |
| SD2   | 1                                  | X                     | SD1            |
| SD2   | 0                                  | X                     | high impedance |
| IECOP | 0                                  | X                     | high impedance |
| IECOP | 1                                  | 0                     | high impedance |
| IECOP | 1                                  | 1                     | WS             |

#### **Notes**

- 1. Transparent mode is controlled by bit 3 of the serial audio data interface mode control register.
- 2. WS-SEL is controlled by bit 3 of the codec extended settings register.

#### Serial audio interface

The signals between the SAA2003 and the serial audio input/output are shown in Table 3.

 Table 3
 Interface signals between SAA2003 and serial audio input/output.

| PIN                | INPUT/OUTPUT   | FUNCTION                                    | FREQUENCY        |
|--------------------|----------------|---------------------------------------------|------------------|
| WS                 | bi-directional | audio data word select                      | f <sub>s</sub>   |
| SCK bi-directional |                | audio data bit clock                        | 64f <sub>s</sub> |
| SD1                | bi-directional | serial audio data to/from DAIO and ADC      | _                |
| SD2                | output         | audio serial data to DAC                    | _                |
| FDIR               | output         | PASC mode encode/decode                     | _                |
| IECOP              | output         | alternative serial data word select for SD2 | _                |

The word select (WS) line indicates the channel being transmitted (either left or right; I or II) and is equal in frequency to the sampling frequency (f<sub>s</sub>).

Operating at a frequency of  $64 \times f_s$ , the bit clock (SCK) dictates that each WS period contains 64 SD1 or SD2 data bits. Of these bits a maximum of 36 are used to transfer data (samples may have a length up to 18 bits). Samples are transferred most significant bit (MSB) first. Both WS and SD1/SD2 change state at the negative edge of SCK.

The serial audio data is transferred between the SAA2003 and the input/output using either the standard I<sup>2</sup>S (default) as shown in Fig.8 or the EIAJ format as shown in Fig.9.

**SAA2003** 



Philips Semiconductors

7

Preliminary specification



b.

MSB

MSB

LSB

MSB

LSB

SD1/ SD2

MSB

MSB

Fig.9 Serial audio interface SD1; EIAJ data format.

a. Master mode; 18 bits.

b. Master mode (EIAJ); 16 bits.

### Stereo filter and codec

**SAA2003** 

SERIAL AUDIO INTERFACE DATA FORMATS IN ENCODING MODE

In encoding mode, the serial audio data input for the PASC processor is taken from the SD1 pin. This data is scaled by the fade processor before being sent to the PASC processor. The output from the fade processor is sent in parallel to the SD2 output.

Both I<sup>2</sup>S and EIAJ formats are supported.

Table 4 Serial audio data interface formats in encoding mode.

|                     | SD1 INPUT    |            | I <sup>2</sup> S 18 bit I <sup>2</sup> S 18 bit |            |  |  |  |
|---------------------|--------------|------------|-------------------------------------------------|------------|--|--|--|
| FORMAT              | MASTER/SLAVE | RESOLUTION | FORMAT                                          | RESOLUTION |  |  |  |
| I <sup>2</sup> S    | master       | 18 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| I <sup>2</sup> S    | slave        | 18 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| I <sup>2</sup> S    | master       | 16 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| I <sup>2</sup> S    | slave        | 16 bit     | I <sup>2</sup> S                                | 16 bit     |  |  |  |
| EIAJ <sup>(1)</sup> | master       | 18 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| EIAJ <sup>(1)</sup> | slave        | 18 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| EIAJ <sup>(1)</sup> | master       | 16 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |
| EIAJ <sup>(1)</sup> | slave        | 16 bit     | I <sup>2</sup> S                                | 18 bit     |  |  |  |

#### Note

1. If SD1 is used in EIAJ mode, and the data from SD2 is required, the IECOP can be re-programmed to provide a suitable I<sup>2</sup>S WS signal for SD2. The IEC 958 output is not available in this mode.

SERIAL AUDIO INTERFACE DATA FORMATS IN DECODING MODE

In decoding mode, the output from the PASC processor, connected via the fade processor, is present at both SD1 and SD2.

Both I<sup>2</sup>S and EIAJ formats are supported.

**Table 5** SD1/SD2 output decoding formats.

| FORMAT           | MASTER/SLAVE | RESOLUTION <sup>(1)</sup> |
|------------------|--------------|---------------------------|
| I <sup>2</sup> S | master       | 18 bit                    |
| I <sup>2</sup> S | slave        | 18 bit                    |
| I <sup>2</sup> S | master       | 16 bit                    |
| I <sup>2</sup> S | slave        | 16 bit                    |
| EIAJ             | master       | 18 bit                    |
| EIAJ             | master       | 16 bit                    |

#### Note

1. The sub-band filter performs rounding to 16 or 18 bits according to the operating mode of the interface.

SERIAL AUDIO INTERFACE MODE CONTROL

The operating mode of the interface is programmed by the extended settings registers as shown in Table 6.

### Stereo filter and codec

**SAA2003** 

Table 6 Extended settings register.

| А3 | A2 | <b>A</b> 1 | A0 | D3 | D2 | D1 | D0 | MODE                                |
|----|----|------------|----|----|----|----|----|-------------------------------------|
| 0  | 0  | 1          | 0  | Х  | Х  | Х  | 0  | 16 bit operation; 16 bit rounding   |
| 0  | 0  | 1          | 0  | Х  | Х  | Х  | 1  | 18 bit operation; 18 bit rounding   |
| 0  | 0  | 1          | 0  | Х  | Х  | 0  | Х  | I <sup>2</sup> S data format        |
| 0  | 0  | 1          | 0  | Х  | Х  | 1  | Х  | EIAJ data format                    |
| 0  | 0  | 1          | 0  | Х  | 0  | Х  | Х  | peak detector input SD1             |
| 0  | 0  | 1          | 0  | Х  | 1  | Х  | Х  | peak detector input SD2             |
| 0  | 0  | 1          | 0  | 0  | Х  | Х  | Х  | SD1/FS256 transparent mode disabled |
| 0  | 0  | 1          | 0  | 1  | Х  | Х  | Х  | SD1/FS256 transparent mode enabled  |

#### Filtered data interface

The filtered data interface transfers the sub-band filtered data between the stereo filter codec and adaptive allocation and scaling parts of the DCC chip-set, and consists of the signals as shown in Table 7.

Table 7 Filtered data interface signals.

| PIN   | INPUT/OUTPUT | FUNCTION                             | FREQUENCY        |
|-------|--------------|--------------------------------------|------------------|
| FDCL  | output       | filtered data bit clock              | 64f <sub>s</sub> |
| FDWS  | output       | filtered data word select            | f <sub>s</sub>   |
| FDAO  | output       | filtered data serial output          | _                |
| FDAI  | input        | filtered data serial input           | _                |
| FDIR  | output       | decode/encode control                | _                |
| FSYNC | output       | filtered data sync signal; band zero | _                |

#### FILTERED DATA INTERFACE FORMAT

The filtered data is transferred over the interface in accordance with the formats illustrated in Figs 10 and 11.



### Stereo filter and codec

**SAA2003** 



#### **Sub-band serial PASC interface**

The sub-band serial interface carries the PASC serial data stream between the stereo filter codec and the drive processor part of the DCC chip-set, and consists of the signals as shown in Table 8.

**Table 8** Sub-band serial PASC interface signals.

| PIN   | INPUT/OUTPUT | FUNCTION                        | FREQUENCY |
|-------|--------------|---------------------------------|-----------|
| SBDIR | input        | sub-band data direction control | _         |
| SBDA  | input/output | sub-band serial data            | _         |
| 1SBCL | input/output | sub-band bit clock              | 768 kHz   |
| SBWS  | input/output | sub-band word select            | 12 kHz    |
| SBEF  | input        | sub-band data error flag        | _         |
| URDA  | input        | unreliable data flag            | _         |

The SAA2003 generates SBWS and SBCL in both decode and encoding modes. In decode both signals can be set to inputs (slave mode) by bit 0 of the extended settings register. The filtered data interface timing is always derived from the 24.576 MHz clock, regardless of the audio sampling frequency.

 Table 9
 Extended settings register.

| А3 | A2 | <b>A</b> 1 | A0 | D3 | D2 | D1 | D0 | MODE                 |
|----|----|------------|----|----|----|----|----|----------------------|
| 0  | 0  | 0          | 1  | Х  | Х  | Х  | 0  | slave mode (default) |
| 0  | 0  | 0          | 1  | Χ  | Χ  | Χ  | 1  | master mode          |

Stereo and 2-channel mono encoding modes are available. Stereo, joint stereo and 2-channel mono decoding modes are available. In decoding and encoding, 48 kHz, 44.1 kHz and 32 kHz sample frequencies can be used.

### Stereo filter and codec

**SAA2003** 

SUB-BAND SERIAL PASC INTERFACE DATA FORMAT

The PASC data is transferred over the interface described above using the format shown in Fig.11. Each period of SBWS spans 64 periods of the bit clock, SBCL, of which 32 SBCL periods are used to transfer PASC data.

The 32 data bits transferred in one period of SBWS make up a complete sub-band slot, as defined in the DCC standard. The first 16 data bits (0, 1, 2, ..., 15) are transferred while SBWS is LOW, and the second 16 data bits (16, 17, 18, ..., 31) are transferred while SBWS is HIGH.

SBEF and URDA are generated by the drive processor during decode. The presence of the URDA flag causes the stereo filter codec to mute the audio output data, and lose audio frame synchronization.

The direction of SBDA is controlled by the SBDIR input, which is connected to the drive processor.

#### SYNCDAI signal

SYNCDAI is a pulse of fixed duration which is generated by the SAA2003 when any of the following conditions occur:

- · Change of bit rate
- · Change of sampling frequency
- Change from encode to decode and vice-versa
- · Change of FS256 clock source
- Change of I<sup>2</sup>S bus master
- · Reset.

The SYNCDAI signal is used to synchronize the digital audio input/output interface.

#### Audio peak level detector

The peak level detector continuously encodes the maximum amplitude of the audio data samples for each audio channel until it is reset by the action of reading out the peak level data. The peak level data can be read by the SAA2013, and subsequently by the system microcontroller, or by the microcontroller directly when SAA2013 is not used.

The peak level data is read via the L3 interface in status read mode. The first 16 bits of status read transfer the status bits of SAA2003. The following 32 bits contain the peak level data. The peak level detector is reset when the 32 bits of peak level data are read.

In encode, the peak level detector can be used to monitor the data on either SD1 (pre-fade processor) or SD2 (post fade processor). In slave EIAJ input modes the peak detection is only possible on output SD2. In decode mode, SD1 must be selected for peak detector input data.



### Stereo filter and codec

**SAA2003** 

### Audio fade processor

The fade processor is controlled by the system microcontroller. It achieves level control, or fading, by multiplying the audio samples with a 17 bit accuracy fade coefficient, which is selected by an 8-bit fade counter. The fade coefficients range from 0 to 1.0 according to a  $\frac{1}{4}$  cosine function. The attenuation for a particular fade count (FC) is given as follows:

Attenuation (dB) = 
$$-20 \log \cos \left( \frac{\pi \times FC}{510} \right) (dB)$$
 where:  $0 \le FC \le 255$ .

In encode mode, audio samples are taken from input SD1 and scaled before sub-band filter processing, and sent to output SD2.

In decode mode, audio samples are scaled following reconstruction by the sub-band filter, and sent to outputs SD1 and SD2.

Table 10 Fade processor operating modes.

| MODE       | FUNCTION                                                                           |  |  |  |  |  |
|------------|------------------------------------------------------------------------------------|--|--|--|--|--|
| Fade rate  | controls rate of automatic increments and decrements                               |  |  |  |  |  |
| Step down  | increases attenuation by one increment                                             |  |  |  |  |  |
| Step up    | reduces attenuation by one increment                                               |  |  |  |  |  |
| Full scale | sets gain to unity, incrementing from current level automatically                  |  |  |  |  |  |
| Mute       | sets gain to zero, decrementing from current level automatically                   |  |  |  |  |  |
| –12 dB     | sets gain to -12 dB, decrementing or incrementing from current level automatically |  |  |  |  |  |

FADE PROCESSOR MODE CONTROL

The operating mode of the fade processor is controlled by two extended registers

Table 11 Fade processor mode control.

| А3 | A2 | A1 | A0 | D3 | D2 | D1 | D0 | MODE            |
|----|----|----|----|----|----|----|----|-----------------|
| 0  | 0  | 1  | 1  | P3 | P2 | P1 | P0 | set fade rate   |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | step down       |
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | step up         |
| 0  | 1  | 0  | 0  | 0  | 1  | Х  | 0  | full scale slow |
| 0  | 1  | 0  | 0  | 0  | 1  | Х  | 1  | full scale fast |
| 0  | 1  | 0  | 0  | 1  | 0  | Х  | 0  | mute slow       |
| 0  | 1  | 0  | 0  | 1  | 0  | Х  | 1  | mute fast       |
| 0  | 1  | 0  | 0  | 1  | 1  | Х  | 0  | -12 dB slow     |
| 0  | 1  | 0  | 0  | 1  | 1  | Х  | 1  | -12 dB fast     |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | no action       |

FADE RATE OPTION

The fade rate can be set to either fast or slow modes. In fast mode the attenuation changes rate at one step per audio sample. In slow mode the rate of change of level is controlled by the fade rate bits P3 to P0. In slow mode, the fade counter is stepped up or down according to a clock derived from the WS pin.

### Stereo filter and codec

**SAA2003** 

Table 12 Fade rate in slow and fast modes.

| MODE | Р3 | P2 | P1 | P0 | TIME    | PER STEP | (ms)    | TIME FOR 256 STEPS (ms) |          |        |
|------|----|----|----|----|---------|----------|---------|-------------------------|----------|--------|
|      |    | FZ | "  | FU | 32 kHz  | 44.1 kHz | 48 kHz  | 32 kHz                  | 44.1 kHz | 48 kHz |
| Fast | _  | _  | _  | _  | 31.2 μs | 22.7 μs  | 20.8 μs | 8.0                     | 5.8      | 5.3    |
| Slow | 0  | 0  | 0  | 0  | 1.0     | 0.997    | 1.0     | 256                     | 255      | 256    |
| Slow | 0  | 0  | 0  | 1  | 2.0     | 1.994    | 2.0     | 512                     | 511      | 512    |
| Slow | 0  | 0  | 1  | 1  | 4.0     | 3.988    | 4.0     | 1024                    | 1021     | 1024   |
| Slow | 0  | 1  | 1  | 1  | 8.0     | 7.980    | 8.0     | 2048                    | 2043     | 2048   |
| Slow | 1  | 1  | 1  | 1  | 16.0    | 15.96    | 16.0    | 4096                    | 4087     | 4096   |

#### IEC 958 output

The IECOP pin provides an output signal in accordance with the IEC 958/SPDIF digital audio interface format.

The function of the IECOP pin is programmed by bit 3 of the codec extended settings register; see Table 13.

Table 13 IECOP pin control.

| А3 | A2 | <b>A</b> 1 | A0 | D3 | D2 | D1 | D0 | IECOP FUNCTION                       |  |
|----|----|------------|----|----|----|----|----|--------------------------------------|--|
| 0  | 0  | 0          | 1  | 0  | Х  | Х  | Х  | IEC 958 (default)                    |  |
| 0  | 0  | 0          | 1  | 1  | Х  | Х  | Х  | I <sup>2</sup> S word select for SD2 |  |

The IECOP output will only function when the SAA2003 is in decode mode. The IECOP cannot be used when SAA2013 is present in the system, unless the SAA2013 is in sleep mode. The IECOP output is disabled and set to high impedance by a reset.

#### L3 bus

The L3 bus is a three-wire clock synchronous data bus common to all ICs in the DCC chip-set. It consists of the L3MODE, L3CLK and L3DATA connections. The bus has two operating modes:

- Addressing mode; selects the IC for communication and sets type of transfer.
- Data mode; is used to send and receive data and control settings.

The L3MODE and L3CLK lines are driven by the system microcontroller and L3DATA is a bi-directional line. LTCNT0 and LTCNT1 must be left unconnected when L3 mode is used.

For normal use in L3 mode, LTCNT0 and LTCNT1 are held HIGH by internal pull-up resistors. The SAA2003 responds to serial addresses as shown in Table 14.

Table 14 SAA2003 serial addresses.

| D0 <sup>(1)</sup> | D1 <sup>(1)</sup> | D2 | D3 | D4 | D5 | D6 | D7 |
|-------------------|-------------------|----|----|----|----|----|----|
| X                 | Х                 | 0  | 0  | 0  | 1  | 0  | 0  |

#### Note

1. D0 and D1 are interpreted as LTCNT0 and LTCNT1 respectively. These two signals control the operation of the interface as given in Table 15.

### Stereo filter and codec

**SAA2003** 

Table 15 Interface modes.

| D0/LTCNT0 | D1/LTCNT1 | MODE                                                                               |
|-----------|-----------|------------------------------------------------------------------------------------|
| 0         | 0         | extended setting from microcontroller to SAA2003                                   |
| 1         | 0         | allocation and scale factor information from SAA2013 to SAA2003                    |
| 0         | 1         | codec internal settings from microcontroller to SAA2003                            |
| 1         | 1         | codec status from SAA2003 to microcontroller and SAA2013 including peak level data |

Table 16 Register address settings.

| А3 | A2 | <b>A</b> 1 | A0 | REGISTER <sup>(1)</sup>             |  |  |  |
|----|----|------------|----|-------------------------------------|--|--|--|
| 0  | 0  | 0          | 0  | codec external settings             |  |  |  |
| 0  | 0  | 0          | 1  | odec interface mode control         |  |  |  |
| 0  | 0  | 1          | 0  | serial audio interface mode control |  |  |  |
| 0  | 0  | 1          | 1  | fade counter rate control           |  |  |  |
| 0  | 1  | 0          | 0  | fade counter control                |  |  |  |

#### Note

1. These registers are write only, accessed using the protocol shown in Fig.13.



### Operation in LT mode

LT interface mode can be selected by writing an extended settings word to the interface mode control register as shown in Table 17.

Table 17 Interface mode control register.

| А3 | A2 | <b>A</b> 1 | Α0 | D3 | D2 | D1 | D0 | MODE              |  |
|----|----|------------|----|----|----|----|----|-------------------|--|
| 0  | 0  | 0          | 1  | Х  | Х  | 1  | Х  | L3 mode (default) |  |
| 0  | 0  | 0          | 1  | X  | Х  | 0  | Х  | LT mode           |  |

In LT mode the LTCNT0 and LTCNT1 pins are used, and the L3MODE pin becomes LTEN enable line. L3CLK becomes LTCLK, and L3DATA becomes LTDATA.

### Stereo filter and codec

**SAA2003** 

Table 18 Summary of address registers.

|          | ADDRESS REGISTER           |        | DESCRIPTION                  |  |  |
|----------|----------------------------|--------|------------------------------|--|--|
| REGISTER | EXPLANATION                | BIT    | DESCRIPTION                  |  |  |
| 0        | external settings register | 0      | mute DAC                     |  |  |
|          |                            | 1      | attenuate DAC                |  |  |
|          |                            | 2      | de-emphasis DAC              |  |  |
|          |                            | 3      | clock OK hold mode           |  |  |
| 1        | codec extended settings    | 0      | slave receive mode           |  |  |
|          |                            | 1      | L3/LT mode select            |  |  |
|          |                            | 2      | comparator delay bypass      |  |  |
|          |                            | 3      | WS/IEC 958 selection         |  |  |
| 2        | serial audio mode control  | 0      | 18 bit operation             |  |  |
|          |                            | 1      | I <sup>2</sup> S/EIAJ format |  |  |
|          |                            | 2      | peak detector input select   |  |  |
|          |                            | 3      | transparent mode             |  |  |
| 3        | fade processor fade rate   | 0 to 3 | rate control, 0 to 15        |  |  |
| 4        | fade processor control     | 0 to 3 | fade command                 |  |  |
| 5 to 15  | not used                   | _      | _                            |  |  |

### Codec internal settings and status

The settings register is write only, and the status register is read only. The interface protocols for accessing these registers is shown in Figs 14 and 15.



**SAA2003** 



# Stereo filter and codec

**SAA2003** 

The codec internal settings register is shown in Table 19.

Table 19 Codec internal settings register formats.

| BITS      | DESCRIPTION                      | ENCODING/DECODING     |
|-----------|----------------------------------|-----------------------|
| 15 to 12  | bit rate index                   | encoding only         |
| 11 and 10 | sample frequency                 | encoding only         |
| 9         | decode mode                      | encoding and decoding |
| 8         | external FS256                   | encoding and decoding |
| 7         | 2 channel mono                   | encoding only         |
| 6         | mute sub-band filters            | encoding and decoding |
| 5         | external master I <sup>2</sup> S | encoding and decoding |
| 4         | select channel I/II              | decoding only         |
| 3 and 2   | transparent bits                 | encoding only         |
| 1 and 0   | emphasis indication              | encoding only         |

Table 20 Codec status register formats.

| BITS      | DESCRIPTION                          | ENCODING/DECODING     |
|-----------|--------------------------------------|-----------------------|
| 15 to 12  | bit rate index                       | encoding and decoding |
| 11 and 10 | sample frequency                     | encoding and decoding |
| 9         | ready-to-receive                     | encoding and decoding |
| 8         | not used                             | _                     |
| 7 and 6   | sub-band mode                        | encoding and decoding |
| 5         | synchronization                      | decoding only         |
| 4         | clock OK                             | encoding and decoding |
| 3 and 2   | transparent bits                     | encoding and decoding |
| 1 and 0   | emphasis indication                  | encoding and decoding |
| 16        | first channel identification         | _                     |
| 17 to 31  | first channel peak level; LSB first  | _                     |
| 32        | second channel identification        | -                     |
| 33 to 47  | second channel peak level; LSB first | _                     |

**SAA2003** 

### Average current consumption

The average current consumption is shown in Fig.16.



### **Timing diagrams**



**SAA2003** 





**SAA2003** 





**SAA2003** 





**SAA2003** 





**SAA2003** 





**SAA2003** 

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                     | CONDITIONS     | MIN.  | MAX.                  | UNIT |
|------------------|-------------------------------|----------------|-------|-----------------------|------|
| $V_{DD}$         | supply voltage                |                | -0.5  | +6.5                  | V    |
| VI               | input voltage                 | note 1         | -0.5  | V <sub>DD</sub> + 0.5 | V    |
| I <sub>I</sub>   | input current                 |                | _     | 20                    | mA   |
| Vo               | output voltage                |                | -0.5  | +6.5                  | V    |
| Io               | output current                |                | _     | 20                    | mA   |
| $I_{DDQ}$        | quiescent supply current      | clocks stopped | _     | 100                   | μΑ   |
| T <sub>stg</sub> | storage temperature           |                | -65   | +150                  | °C   |
| T <sub>amb</sub> | operating ambient temperature |                | -40   | +85                   | °C   |
| V <sub>es1</sub> | electrostatic handling        | note 2         | -2000 | +2000                 | V    |
| V <sub>es2</sub> | electrostatic handling        | note 3         | -200  | +200                  | V    |

#### **Notes**

- 1. The input voltage (V<sub>I</sub>) may not exceed 6.5 V.
- 2. Equivalent to discharging a 100 pF capacitor through a 1.5  $k\Omega$  resistor.
- 3. Equivalent to discharging a 200 pF capacitor through a 2.5  $\mu H$  inductor.

### **CHARACTERISTICS**

 $T_{amb}$  = -40 to 85 °C;  $V_{DD}$  = 2.7 to 5.5 V; unless otherwise specified.

| SYMBOL             | PARAMETER                   | CONDITIONS                             | MIN.               | TYP. | MAX.               | UNIT |  |
|--------------------|-----------------------------|----------------------------------------|--------------------|------|--------------------|------|--|
| Supply             | Supply                      |                                        |                    |      |                    |      |  |
| V <sub>DD</sub>    | supply voltage              |                                        | 2.7                | 5.0  | 5.5                | V    |  |
| I <sub>DD</sub>    | supply current              | V <sub>DD</sub> = 3.0 V                | _                  | 32.5 | 35.0               | mA   |  |
|                    |                             | V <sub>DD</sub> = 5.0 V                | _                  | 68.8 | 75.0               | mA   |  |
|                    |                             | sleep mode;<br>V <sub>DD</sub> = 5.0 V | _                  | _    | 400                | μА   |  |
| Inputs FD          | AI, L3CLK, URDA, SBDIR, SBE | F, X256, SLEEP and L3                  | MODE               |      | •                  | •    |  |
| V <sub>IL</sub>    | LOW level input voltage     |                                        | 0                  | _    | 0.3V <sub>DD</sub> | V    |  |
| V <sub>IH</sub>    | HIGH level input voltage    |                                        | 0.7V <sub>DD</sub> | _    | $V_{DD}$           | V    |  |
| ILI                | input leakage current       | $V_I = 0$ to $V_{DD}$                  | -10                | _    | +10                | μΑ   |  |
| C <sub>I</sub>     | input capacitance           |                                        | _                  | _    | 10                 | pF   |  |
| Inputs TE          | Inputs TEST0 and TEST1      |                                        |                    |      |                    |      |  |
| V <sub>IL</sub>    | LOW level input voltage     |                                        | 0                  | _    | 0.3V <sub>DD</sub> | V    |  |
| V <sub>IH</sub>    | HIGH level input voltage    |                                        | 0.7V <sub>DD</sub> | _    | $V_{DD}$           | V    |  |
| R <sub>I(pd)</sub> | input pull-down resistance  | $V_I = V_{DD}$                         | _                  | 50   | _                  | kΩ   |  |
| Cı                 | input capacitance           |                                        | _                  | _    | 10                 | pF   |  |

SAA2003

| SYMBOL             | PARAMETER                        | CONDITIONS                                                           | MIN.                  | TYP.                | MAX.               | UNIT     |
|--------------------|----------------------------------|----------------------------------------------------------------------|-----------------------|---------------------|--------------------|----------|
| Inputs LT0         | CNT0 and LTCNT1                  |                                                                      | •                     |                     |                    | •        |
| V <sub>IL</sub>    | LOW level input voltage          |                                                                      | 0                     | _                   | 0.3V <sub>DD</sub> | V        |
| V <sub>IH</sub>    | HIGH level input voltage         |                                                                      | 0.7V <sub>DD</sub>    | _                   | V <sub>DD</sub>    | V        |
| R <sub>I(pu)</sub> | input pull-up resistance         | V <sub>I</sub> = 0 V                                                 | _                     | 50                  | _                  | kΩ       |
| Cı                 | input capacitance                |                                                                      | _                     | _                   | 10                 | pF       |
| Input RES          | ET                               |                                                                      | '                     | '                   |                    | <u>'</u> |
| $V_{tLH}$          | threshold voltage<br>LOW-to-HIGH |                                                                      | _                     | _                   | 0.8V <sub>DD</sub> | V        |
| $V_{tHL}$          | threshold voltage<br>HIGH-to-LOW |                                                                      | 0.2V <sub>DD</sub>    | _                   | _                  | V        |
| V <sub>hys</sub>   | hysteresis voltage               |                                                                      | _                     | 0.33V <sub>DD</sub> | _                  | V        |
| Cı                 | input capacitance                |                                                                      | _                     | _                   | 10                 | pF       |
| Outputs F          | DCL, FDWS, FDIR, FSYNC, F        | DAO, MUTEDAC, ATTD                                                   | AC and DEE            | MDAC                |                    |          |
| V <sub>OL</sub>    | LOW level output voltage         | I <sub>OL</sub> = 4 mA                                               | 0                     | _                   | 0.4                | V        |
| V <sub>OH</sub>    | HIGH level output voltage        | I <sub>OH</sub> = -4 mA                                              | V <sub>DD</sub> – 0.4 | _                   | V <sub>DD</sub>    | V        |
| C <sub>L</sub>     | load capacitance                 |                                                                      | _                     | _                   | 30                 | pF       |
| t <sub>r</sub>     | output rise time                 | 0.4 V to $V_{DD} - 0.4 V$ ;<br>$C_L = 30 \text{ pF}$                 | _                     | _                   | 20                 | ns       |
| t <sub>f</sub>     | output fall time                 | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$ $C_L = 30 \text{ pF}$    | _                     | _                   | 20                 | ns       |
| Output CL          | K22                              | -                                                                    | 1                     | 1                   | <b>-</b>           |          |
| V <sub>OL</sub>    | LOW level output voltage         | I <sub>OL</sub> = 4 mA                                               | 0                     | _                   | 0.4                | V        |
| V <sub>OH</sub>    | HIGH level output voltage        | I <sub>OH</sub> = -4 mA                                              | V <sub>DD</sub> – 0.4 | _                   | V <sub>DD</sub>    | V        |
| C <sub>L</sub>     | load capacitance                 |                                                                      | _                     | _                   | 30                 | pF       |
| t <sub>r</sub>     | output rise time                 | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 30 \text{ pF}$  | _                     | _                   | 7                  | ns       |
| t <sub>f</sub>     | output fall time                 | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$<br>$C_L = 30 \text{ pF}$ | _                     | _                   | 7                  | ns       |
| Output CL          | .K24                             | •                                                                    |                       |                     |                    | ·        |
| V <sub>OL</sub>    | LOW level output voltage         | I <sub>OL</sub> = 6 mA                                               | 0                     | _                   | 0.4                | V        |
| V <sub>OH</sub>    | HIGH level output voltage        | I <sub>OH</sub> = -6 mA                                              | V <sub>DD</sub> – 0.4 | _                   | V <sub>DD</sub>    | V        |
| C <sub>L</sub>     | load capacitance                 |                                                                      | _                     | _                   | 50                 | pF       |
| t <sub>r</sub>     | output rise time                 | 0.4 V to $V_{DD} - 0.4 V$ ;<br>$C_L = 50 \text{ pF}$                 | _                     | _                   | 7                  | ns       |
| t <sub>f</sub>     | output fall time                 | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$ $C_L = 50 \text{ pF}$    | _                     | _                   | 7                  | ns       |

SAA2003

| SYMBOL          | PARAMETER                 | CONDITIONS                                                           | MIN.                  | TYP.     | MAX.            | UNIT |
|-----------------|---------------------------|----------------------------------------------------------------------|-----------------------|----------|-----------------|------|
| Output SY       | 'NCDAI                    | '                                                                    | '                     | <u>'</u> | <u>'</u>        | -1   |
| V <sub>OL</sub> | LOW level output voltage  | I <sub>OL</sub> = 4 mA                                               | 0                     | _        | 0.4             | V    |
| V <sub>OH</sub> | HIGH level output voltage | $I_{OH} = -4 \text{ mA}$                                             | V <sub>DD</sub> – 0.4 | _        | $V_{DD}$        | V    |
| C <sub>L</sub>  | load capacitance          |                                                                      | _                     | _        | 40              | pF   |
| t <sub>r</sub>  | output rise time          | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 40 \text{ pF}$  | _                     | _        | 20              | ns   |
| t <sub>f</sub>  | output fall time          | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$<br>$C_L = 40 \text{ pF}$ | _                     | _        | 20              | ns   |
| Output FS       | 256                       |                                                                      | •                     | •        |                 | •    |
| V <sub>OL</sub> | LOW level output voltage  | I <sub>OL</sub> = 6 mA                                               | 0                     | _        | 0.4             | V    |
| V <sub>OH</sub> | HIGH level output voltage | I <sub>OH</sub> = -6 mA                                              | V <sub>DD</sub> – 0.4 | _        | $V_{DD}$        | V    |
| C <sub>L</sub>  | load capacitance          |                                                                      | _                     | _        | 60              | pF   |
| t <sub>r</sub>  | output rise time          | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 60 \text{ pF}$  | _                     | _        | 7               | ns   |
| t <sub>f</sub>  | output fall time          | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$ $C_L = 60 \text{ pF}$    | _                     | _        | 7               | ns   |
| I <sub>LI</sub> | 3-state leakage current   | $V_I = 0$ to $V_{DD}$                                                | -10                   | _        | +10             | μΑ   |
| Output SE       | )2                        | -                                                                    | <u>'</u>              | 1        | <u> </u>        | 1    |
| V <sub>OL</sub> | LOW level output voltage  | I <sub>OL</sub> = 4 mA                                               | 0                     | _        | 0.4             | V    |
| V <sub>OH</sub> | HIGH level output voltage | $I_{OH} = -4 \text{ mA}$                                             | V <sub>DD</sub> – 0.4 | _        | $V_{DD}$        | V    |
| C <sub>L</sub>  | load capacitance          |                                                                      | -                     | _        | 30              | pF   |
| t <sub>r</sub>  | output rise time          | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 30 \text{ pF}$  | _                     | _        | 20              | ns   |
| t <sub>f</sub>  | output fall time          | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$ $C_L = 30 \text{ pF}$    | -                     | -        | 20              | ns   |
| I <sub>LI</sub> | 3-state leakage current   | $V_I = 0$ to $V_{DD}$                                                | -10                   | _        | +10             | μΑ   |
| Output IE       | COP                       |                                                                      | '                     | -        | <u>'</u>        | -1   |
| V <sub>OL</sub> | LOW level output voltage  | I <sub>OL</sub> = 4 mA                                               | 0                     | _        | 0.4             | V    |
| V <sub>OH</sub> | HIGH level output voltage | I <sub>OH</sub> = -4 mA                                              | V <sub>DD</sub> – 0.4 | _        | V <sub>DD</sub> | V    |
| C <sub>L</sub>  | load capacitance          |                                                                      | _                     | _        | 50              | pF   |
| t <sub>r</sub>  | output rise time          | 0.4 V to $V_{DD} - 0.4 V$ ;<br>$C_L = 50 \text{ pF}$                 | -                     | -        | 20              | ns   |
| t <sub>f</sub>  | output fall time          | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$ $C_L = 50 \text{ pF}$    | _                     | -        | 20              | ns   |
| ILI             | 3-state leakage current   | $V_I = 0$ to $V_{DD}$                                                | -10                   | _        | +10             | μΑ   |

SAA2003

| SYMBOL             | PARAMETER                  | CONDITIONS                                                           | MIN.                  | TYP. | MAX.               | UNIT |
|--------------------|----------------------------|----------------------------------------------------------------------|-----------------------|------|--------------------|------|
| Inputs/out         | puts SBDA, SBCL and SBW    | 5                                                                    | !                     | !    | · · ·              | · ·  |
| V <sub>IL</sub>    | LOW level input voltage    |                                                                      | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>    | HIGH level input voltage   |                                                                      | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |
| R <sub>I(pd)</sub> | input pull-down resistance | $V_I = V_{DD}$                                                       | _                     | 50   |                    | kΩ   |
| Cı                 | input capacitance          |                                                                      | _                     | _    | 10                 | pF   |
| V <sub>OL</sub>    | LOW level output voltage   | I <sub>OL</sub> = 4 mA                                               | 0                     | _    | 0.4                | V    |
| V <sub>OH</sub>    | HIGH level output voltage  | I <sub>OH</sub> = -4 mA                                              | V <sub>DD</sub> – 0.4 | _    | $V_{DD}$           | V    |
| C <sub>L</sub>     | load capacitance           |                                                                      | <b> </b> -            | _    | 30                 | pF   |
| t <sub>r</sub>     | output rise time           | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 30 \text{ pF}$  | _                     | _    | 20                 | ns   |
| t <sub>f</sub>     | output fall time           | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$<br>$C_L = 30 \text{ pF}$ | _                     | _    | 20                 | ns   |
| Inputs/out         | puts SD1, SCK and WS       | -                                                                    | •                     |      | •                  | •    |
| V <sub>IL</sub>    | LOW level input voltage    |                                                                      | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>    | HIGH level input voltage   |                                                                      | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |
| R <sub>I(pd)</sub> | input pull-down resistance | $V_I = V_{DD}$                                                       | _                     | 50   | _                  | kΩ   |
| Cı                 | input capacitance          |                                                                      | _                     | _    | 10                 | pF   |
| V <sub>OL</sub>    | LOW level output voltage   | I <sub>OL</sub> = 4 mA                                               | 0                     | _    | 0.4                | V    |
| V <sub>OH</sub>    | HIGH level output voltage  | $I_{OH} = -4 \text{ mA}$                                             | V <sub>DD</sub> – 0.4 | Ī-   | $V_{DD}$           | V    |
| C <sub>L</sub>     | load capacitance           |                                                                      | _                     | _    | 50                 | pF   |
| t <sub>r</sub>     | output rise time           | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 50 \text{ pF}$  | _                     | _    | 20                 | ns   |
| t <sub>f</sub>     | output fall time           | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$<br>$C_L = 50 \text{ pF}$ | _                     | _    | 20                 | ns   |
| Input/outp         | out L3DATA                 |                                                                      | '                     | '    | <u>'</u>           | •    |
| V <sub>IL</sub>    | LOW level input voltage    |                                                                      | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>    | HIGH level input voltage   |                                                                      | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |
| C <sub>I</sub>     | input capacitance          |                                                                      | _                     | _    | 10                 | pF   |
| V <sub>OL</sub>    | LOW level output voltage   | I <sub>OL</sub> = 4 mA                                               | 0                     | _    | 0.4                | V    |
| V <sub>OH</sub>    | HIGH level output voltage  | I <sub>OH</sub> = -4 mA                                              | V <sub>DD</sub> – 0.4 | _    | V <sub>DD</sub>    | V    |
| C <sub>L</sub>     | load capacitance           |                                                                      | _                     | _    | 60                 | pF   |
| t <sub>r</sub>     | output rise time           | $0.4 \text{ V to V}_{DD} - 0.4 \text{ V};$<br>$C_L = 60 \text{ pF}$  | -                     | -    | 20                 | ns   |
| t <sub>f</sub>     | output fall time           | $V_{DD} - 0.4 \text{ V to } 0.4 \text{ V};$<br>$C_L = 60 \text{ pF}$ | _                     | _    | 20                 | ns   |
| Input X22I         | N (external clock)         |                                                                      |                       |      |                    |      |
| V <sub>IL</sub>    | LOW level input voltage    |                                                                      | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>    | HIGH level input voltage   |                                                                      | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |
| I <sub>LI</sub>    | input leakage current      |                                                                      | -10                   | _    | +10                | μΑ   |
| C <sub>I</sub>     | input capacitance          |                                                                      | _                     | _    | 10                 | pF   |

SAA2003

| SYMBOL            | PARAMETER                 | CONDITIONS                | MIN.               | TYP.    | MAX.               | UNIT |
|-------------------|---------------------------|---------------------------|--------------------|---------|--------------------|------|
| Output X2         | 20UT                      |                           | <u>'</u>           | · ·     | !                  |      |
| f <sub>xtal</sub> | crystal frequency         | note 1                    | _                  | 22.5792 | _                  | MHz  |
| g <sub>m</sub>    | transconductance          |                           | 1.5                | _       | _                  | mS   |
| G <sub>v</sub>    | small signal voltage gain | $G_v = g_m \times R_O$    | 3.5                | _       | _                  |      |
| C <sub>fb</sub>   | feedback capacitance      |                           | _                  | _       | 5                  | pF   |
| Co                | output capacitance        |                           | _                  | _       | 10                 | pF   |
| Input X24l        | N (external clock)        |                           | ·                  |         |                    | •    |
| V <sub>IL</sub>   | LOW level input voltage   |                           | 0                  | _       | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>   | HIGH level input voltage  |                           | 0.7V <sub>DD</sub> | _       | V <sub>DD</sub>    | V    |
| ILI               | input leakage current     |                           | -10                | _       | +10                | μΑ   |
| Cı                | input capacitance         |                           | _                  | _       | 10                 | pF   |
| Output X2         | 4OUT                      | •                         | •                  |         |                    |      |
| f <sub>xtal</sub> | crystal frequency         | note 1                    | _                  | 24.567  | _                  | MHz  |
| g <sub>m</sub>    | transconductance          |                           | 1.5                | _       | _                  | mS   |
| G <sub>v</sub>    | small signal voltage gain | $G_v = g_m \times R_O$    | 3.5                | _       | _                  |      |
| C <sub>fb</sub>   | feedback capacitance      |                           | _                  | _       | 5                  | pF   |
| Co                | output capacitance        |                           | _                  | _       | 10                 | pF   |
| Input X250        | 6                         |                           |                    |         |                    |      |
| f <sub>i</sub>    | input frequency           | f <sub>s</sub> = 48 kHz   | _                  | 12.288  | _                  | MHz  |
|                   |                           | f <sub>s</sub> = 44.1 kHz | _                  | 11.2896 | _                  | MHz  |
|                   |                           | f <sub>s</sub> = 32 kHz   | _                  | 8.192   | _                  | MHz  |
| t <sub>cH</sub>   | HIGH time                 |                           | 35                 | _       | _                  | ns   |
| t <sub>cL</sub>   | LOW time                  |                           | 35                 | _       | _                  | ns   |
| CLK22 an          | d CLK24 timing; Fig.27    |                           |                    |         |                    |      |
| Оитрит Cl         | _K24                      |                           |                    |         |                    |      |
| f <sub>o</sub>    | output frequency          | C <sub>L</sub> = 50 pF    | _                  | 24.576  | _                  | MHz  |
| t <sub>c24H</sub> | HIGH time                 | C <sub>L</sub> = 50 pF    | 12                 | _       | _                  | ns   |
| t <sub>c24L</sub> | LOW time                  | C <sub>L</sub> = 50 pF    | 12                 | _       | _                  | ns   |
| t <sub>r</sub>    | rise time                 | C <sub>L</sub> = 50 pF    | _                  | _       | 7                  | ns   |
| t <sub>f</sub>    | fall time                 | C <sub>L</sub> = 50 pF    | _                  | _       | 7                  | ns   |
| OUTPUT CL         | _K22                      |                           | •                  | •       | •                  | •    |
| f <sub>o</sub>    | output frequency          | C <sub>L</sub> = 30 pF    | _                  | 22.5792 | _                  | MHz  |
| t <sub>c22H</sub> | HIGH time                 | C <sub>L</sub> = 30 pF    | 11                 | _       | _                  | ns   |
| t <sub>c22L</sub> | LOW time                  | C <sub>L</sub> = 30 pF    | 11                 | _       | _                  | ns   |
| t <sub>r</sub>    | rise time                 | C <sub>L</sub> = 30 pF    | _                  | _       | 7                  | ns   |
| t <sub>f</sub>    | fall time                 | C <sub>L</sub> = 30 pF    | _                  | _       | 7                  | ns   |

SAA2003

| SYMBOL           | PARAMETER                                                    | CONDITIONS                        | MIN. | TYP.    | MAX. | UNIT |
|------------------|--------------------------------------------------------------|-----------------------------------|------|---------|------|------|
| Drive prod       | cessing interface timing; see Fi                             | ig.23                             |      |         | ·!   | '    |
| t <sub>cy</sub>  | SCK cycle time                                               |                                   | _    | 1302    | _    | ns   |
| t <sub>cH</sub>  | SCK HIGH time                                                |                                   | 460  | 651     | _    | ns   |
| t <sub>cL</sub>  | SCK LOW time                                                 |                                   | 460  | 651     | _    | ns   |
| t <sub>d1</sub>  | SBWS and SBDA delay time until SCK LOW                       |                                   | 20   | _       | _    | ns   |
| t <sub>d2</sub>  | SCK delay time until SBWS and SBDA valid                     |                                   | _    | _       | 20   | ns   |
| t <sub>su1</sub> | SBDA input set-up time before SCK HIGH                       |                                   | 235  | _       | _    | ns   |
| t <sub>h1</sub>  | SBDA input hold time after SCK HIGH                          |                                   | 30   | _       | _    | ns   |
| t <sub>su2</sub> | set-up time from SCK HIGH until SBEF valid                   |                                   | _    | _       | 90   | ns   |
| t <sub>h2</sub>  | SBEF input hold time after SCK HIGH                          |                                   | 380  | _       | _    | ns   |
| Filtered da      | ata interface timing; see Fig.21                             |                                   |      | •       | •    | •    |
| FDCL, FD         | WS, FDAI AND FDAO                                            |                                   |      |         |      |      |
| f <sub>256</sub> | FS256 frequency                                              | f <sub>s</sub> = 48 kHz           | _    | 12.288  | _    | MHz  |
| 200              |                                                              | f <sub>s</sub> = 44.1 kHz         | _    | 11.2896 | _    | MHz  |
|                  |                                                              | f <sub>s</sub> = 32 kHz           | _    | 8.192   | _    | MHz  |
| T <sub>c</sub>   | FDCL cycle time                                              | f <sub>s</sub> = 48 kHz           | _    | 325.6   | _    | ns   |
| t <sub>FH</sub>  | FS256 HIGH time                                              | f <sub>s</sub> = 48 kHz; note 2   | 35   | _       | _    | ns   |
|                  |                                                              | f <sub>s</sub> = 44.1 kHz; note 2 | 38   | _       | _    | ns   |
|                  |                                                              | f <sub>s</sub> = 32 kHz; note 2   | 75   | _       | _    | ns   |
| t <sub>FL</sub>  | FS256 LOW time                                               | f <sub>s</sub> = 48 kHz; note 2   | 35   | _       | _    | ns   |
|                  |                                                              | f <sub>s</sub> = 44.1 kHz; note 2 | 38   | _       | _    | ns   |
|                  |                                                              | f <sub>s</sub> = 32 kHz; note 2   | 35   | _       | _    | ns   |
| t <sub>d1</sub>  | FS256 delay time until FDCL transition                       |                                   | 0    | _       | 50   | ns   |
| t <sub>cH</sub>  | FDCL HIGH time                                               | f <sub>s</sub> = 48 kHz           | 143  | _       | _    | ns   |
| t <sub>cL</sub>  | FDCL LOW time                                                | f <sub>s</sub> = 48 kHz           | 143  | _       | _    | ns   |
| t <sub>h2</sub>  | FDWS, FDAO and FSYNC<br>hold time after FS256 HIGH           |                                   | 0    | _       | _    | ns   |
| t <sub>d2</sub>  | FS256 HIGH delay time until<br>FDWS, FDAO and FSYNC<br>valid |                                   | 0    | -       | 50   | ns   |
| t <sub>su</sub>  | FDAI input set-up time before FS256 HIGH                     |                                   | 20   | _       | _    | ns   |
| t <sub>h1</sub>  | FDAI input hold time after<br>FS256 HIGH                     |                                   | 30   | -       | _    | ns   |

SAA2003

| SYMBOL          | PARAMETER                                        | CONDITIONS              | MIN.  | TYP.  | MAX.  | UNIT |
|-----------------|--------------------------------------------------|-------------------------|-------|-------|-------|------|
| Timing ch       | aracteristics FDIR and SYNCD                     | Al; see Fig.26          | '     |       |       |      |
| t <sub>sH</sub> | SYNCDAI HIGH time                                |                         | 1280  | _     | _     | ns   |
| t <sub>d1</sub> | internal clock delay time after SYNCDAI LOW      |                         | 0     | _     | _     | ns   |
| t <sub>d2</sub> | external clock delay time after SYNCDAI LOW      |                         | _     | _     | 320   | ns   |
| t <sub>d3</sub> | FDIR delay time before<br>SYNCDAI HIGH           |                         | 280   | _     | _     | ns   |
| t <sub>d4</sub> | external clock delay time<br>before SYNCDAI HIGH |                         | _     | _     | 320   | ns   |
| $t_{d5}$        | internal clock delay time<br>before SYNCDAI HIGH |                         | 0     | _     | _     | ns   |
| Baseband        | data interface timing characte                   | ristics                 |       |       |       |      |
| MASTER MO       | DDE; SEE FIGS 17 AND 18                          |                         |       |       |       |      |
| T <sub>c</sub>  | SCK cycle time                                   | f <sub>s</sub> = 48 kHz | _     | 325.6 | _     | ns   |
| t <sub>cH</sub> | SCK HIGH time                                    | f <sub>s</sub> = 48 kHz | 143   | _     | _     | ns   |
| t <sub>cL</sub> | SCK LOW time                                     | f <sub>s</sub> = 48 kHz | 143   | _     | _     | ns   |
| t <sub>d1</sub> | FS256 HIGH delay time until SCK transition       |                         | 0     | -     | 50    | ns   |
| t <sub>h2</sub> | WS, SD1 and SD2 hold time after FS256 HIGH       |                         | 0     | _     | _     | ns   |
| t <sub>d2</sub> | FS256 delay time until WS,<br>SD1 and SD2 valid  |                         | 0     | _     | 50    | ns   |
| t <sub>su</sub> | SD1 input set-up time before SCK HIGH            |                         | 30    | _     | _     | ns   |
| t <sub>h1</sub> | SD1 input hold time after SCK HIGH               |                         | 0     | _     | _     | ns   |
| SLAVE MOD       | e; see Fig.19                                    |                         |       |       |       |      |
| T <sub>c</sub>  | SCK cycle time                                   | f <sub>s</sub> = 48 kHz | 325.6 | _     | 651.2 | ns   |
| t <sub>cH</sub> | SCK HIGH time                                    | f <sub>s</sub> = 48 kHz | 116   | _     | _     | ns   |
| t <sub>cL</sub> | SCK LOW time                                     | f <sub>s</sub> = 48 kHz | 116   | _     | _     | ns   |
| t <sub>su</sub> | WS and SD1 inputs set-up time before SCK HIGH    |                         | 30    | _     | _     | ns   |
| t <sub>h1</sub> | WS and SD1 inputs hold time after SCK HIGH       |                         | 0     | _     | _     | ns   |
| t <sub>h2</sub> | SD1 and SD2 outputs hold time after SCK HIGH     |                         | 66    | _     | _     | ns   |
| t <sub>d</sub>  | SCK delay time until SD1 and SD2 outputs valid   |                         | _     | _     | 223   | ns   |

SAA2003

| SYMBOL          | PARAMETER                                      | CONDITIONS           | MIN. | TYP. | MAX. | UNIT |
|-----------------|------------------------------------------------|----------------------|------|------|------|------|
| Timing ch       | aracteristics master/slave mode                | transition; see Fig. | 20   |      | !    | '    |
| t <sub>sH</sub> | SYNCDAI HIGH time                              |                      | 1280 | _    | _    | ns   |
| t <sub>d1</sub> | WS and SCK outputs enabled after SYNCDAI LOW   |                      | 140  | _    | _    | ns   |
| t <sub>d2</sub> | WS and SCK outputs disabled before SYNCDAI LOW |                      | 140  | _    | _    | ns   |
| t <sub>d3</sub> | SD1 output disabled before<br>SYNCDAI HIGH     |                      | 250  | _    | _    | ns   |
| t <sub>d4</sub> | SD1 output enabled after<br>SYNCDAI LOW        |                      | 790  | _    | -    | ns   |
| Timing L3       | interface; see Fig.24                          |                      |      |      | •    |      |
| Addressin       | G MODE                                         |                      |      |      |      |      |
| t <sub>cH</sub> | L3CLK HIGH time                                |                      | 210  | _    | _    | ns   |
| t <sub>cL</sub> | L3CLK LOW time                                 |                      | 210  | _    | _    | ns   |
| t <sub>d1</sub> | L3MODE LOW delay time until L3CLK HIGH         |                      | 190  | _    | _    | ns   |
| t <sub>su</sub> | L3DATA input set-up time<br>before L3CLK HIGH  |                      | 190  | _    | _    | ns   |
| t <sub>h1</sub> | L3DATA input hold time after L3CLK HIGH        |                      | 30   | _    | _    | ns   |
| t <sub>h2</sub> | L3CLK HIGH hold time before L3MODE HIGH        |                      | 190  | _    | -    | ns   |
| t <sub>d2</sub> | L3MODE LOW delay time until L3DATA disabled    |                      | 0    | _    | 50   | ns   |
| t <sub>d3</sub> | L3MODE HIGH delay time until L3DATA enabled    |                      | 0    | _    | 50   | ns   |

### Stereo filter and codec

**SAA2003** 

| SYMBOL          | PARAMETER                                          | CONDITIONS                    | MIN. | TYP. | MAX. | UNIT |
|-----------------|----------------------------------------------------|-------------------------------|------|------|------|------|
| DATA MODE       | ; SEE FIG.25                                       |                               | •    |      |      | '    |
| t <sub>cH</sub> | L3CLK HIGH time                                    |                               | 210  | _    | _    | ns   |
| t <sub>cL</sub> | L3CLK LOW time                                     |                               | 210  | _    | _    | ns   |
| t <sub>d1</sub> | L3MODE delay time until<br>L3CLK HIGH              |                               | 190  | _    | _    | ns   |
| t <sub>d2</sub> | L3MODE delay time until<br>L3DATA enabled          |                               | 0    | _    | 50   | ns   |
| t <sub>d3</sub> | L3MODE delay time until<br>L3DATA valid            |                               | _    | _    | 380  | ns   |
| t <sub>su</sub> | L3DATA set-up time before<br>L3CLK HIGH            |                               | 190  | _    | _    | ns   |
| t <sub>h1</sub> | L3DATA input hold time after L3CLK HIGH            |                               | 30   | _    | _    | ns   |
| t <sub>h2</sub> | L3DATA output hold time after L3CLK HIGH           |                               | 120  | _    | _    | ns   |
| t <sub>d4</sub> | L3CLK delay time until<br>L3DATA output valid      | not between data bits 7 and 8 | _    | _    | 360  | ns   |
|                 |                                                    | between data bits 7 and 8     | _    | _    | 530  | ns   |
| t <sub>h3</sub> | L3CLK HIGH hold time before L3MODE LOW             |                               | 190  | _    | _    | ns   |
| t <sub>d5</sub> | L3MODE LOW delay time until L3DATA output disabled |                               | 0    | _    | 50   | ns   |
| t <sub>ML</sub> | L3MODE LOW time                                    | between data words            | 190  | _    | _    | ns   |

#### **Notes**

1. The crystal frequencies 22.5792 MHz  $\pm 200 \times 10^{-6}$  MHz and 24.5760 MHz  $\pm 200 \times 10^{-6}$  MHz must track each other in frequency with an accuracy of  $200 \times 10^{-6}$  MHz. For example if the 24.5760 MHz clock is  $150 \times 10^{-6}$  MHz fast, then the range of the 22.5792 MHz clock becomes  $-50 \times 10^{-6}$  MHz and  $+350 \times 10^{-6}$  MHz

2. Timing values only valid for internally generated FS256.

**SAA2003** 

### **PACKAGE OUTLINE**



### Stereo filter and codec

**SAA2003** 

#### **SOLDERING**

#### Plastic quad flat-packs

BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150 °C within 6 s. Typical dwell time is 4 s at 250 °C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be

applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to 300 °C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

### Stereo filter and codec

**SAA2003** 

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.



The Digital Compact Cassette logo is a registered trade mark of Philips Electronics N.V.

SAA2003

NOTES

SAA2003

NOTES

SAA2003

NOTES

## Philips Semiconductors – a worldwide company

**Argentina:** IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. (02)805 4455, Fax. (02)805 4466

Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211

**Belgium:** Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399

Brazil: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil.

P.O. Box 7383 (01064-970).

Tel. (011)821-2327, Fax. (011)829-1849

Canada: INTEGRATED CIRCUITS:

Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 601 Milner Ave, SCARBOROUGH, ONTARIO, M1B 1M8,

Tel. (0416)292 5161 ext. 2336, Fax. (0416)292 4477

Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730

Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949

Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971

France: 4 Rue du Port-aux-Vins, BP317

92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427

Germany: PHILIPS COMPONENTS UB der Philips G.m.b.H.,

P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213.

Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240

Hong Kong: PHILIPS HONG KONG Ltd., Components Div., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729

India: Philips INDIA Ltd, Components Dept,

Shivsagar Estate, A Block

Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722

Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200

Italy: PHILIPS COMPONENTS S.r.I. Viale F. Testi, 327, 20162 MILANO Tel. (02)6752.3302, Fax. (02)6752 3300.

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580

Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA. SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880

Mexico: Philips Components, 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546.

Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474

Portugal: PHILIPS PORTUGUESA, S.A.

Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)14163160/4163333, Fax. (01)14163174/4163366.

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500

South Africa: S.A. PHILIPS Pty Ltd., Components Division, 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494.

Spain: Balmes 22, 08007 BARCELONA Tel. (03)301 6312, Fax. (03)301 42 43

Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30

Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382.

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094

United Kingdom: Philips Semiconductors Limited, P.O. Box 65, Philips House, Torrington Place, LONDON, WC1E 7HD, Tel. (071)436 41 44, Fax. (071)323 03 42

United States: INTEGRATED CIRCUITS:

811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, FLORIDA 33404, Tel. (800)447-3762 and (407)881-3200, Fax. (407)881-3300

Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BAF-1, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl. Fax. +31-40-724825

© Philips Electronics N.V. 1994

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

513061/1500/01/pp44 Document order number: Date of release: May 1994 9397 731 40011

# **Philips Semiconductors**



