TDA1380

#### **FEATURES**

- · Single 3 V supply
- · Low power consumption
- · Differential inputs for low power head configuration
- Can be used with 1st, 2nd and 3rd generation digital signal processing ICs
- · Automatic gain control for DCC preamplifiers
- · Selectable input amplifiers for A or B side of cassette
- · ACC playback via DCC preamplifiers
- Uncommitted amplifiers for equalization during ACC playback
- Low noise current sources for the sense currents of the DCC heads
- Generates reference sense current for temperature compensation of the write current, in recordable application with the TDA1381
- High feedback application possible (for adjustment minimization)
- · Suitable for digital post-processor.



#### **GENERAL DESCRIPTION**

The TDA1380 amplifies, filters and multiplexes signals that are input from an 18-channel magnetoresistive thin film head (MRH) suitable for the DCC (Digital Compact Cassette) and ACC (Analog Compact Cassette) systems. The device also contains current sources to provide sense currents through the heads and amplifiers for magnetic feedback and biasing. Two uncommitted amplifiers are available for analog equalization.

### **ORDERING INFORMATION**

| TYPE NUMBER |                       | PACKAGE                                                                     |          |  |  |  |
|-------------|-----------------------|-----------------------------------------------------------------------------|----------|--|--|--|
| TIPE NOMBEN | NAME                  | DESCRIPTION                                                                 | VERSION  |  |  |  |
| TDA1380     | TQFP64 <sup>(1)</sup> | plastic thin quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |

#### Note

 When using IR reflow soldering it is recommended that the Drypack instructions in the "Quality Reference Handbook": (order number 9398 510 63011) are followed.

TDA1380

### **QUICK REFERENCE DATA**

| SYMBOL                                | PARAMETER                                   | METER CONDITIONS ON PINS(1) MIN. TYP. | MAY | UNIT |      |       |                                                         |      |
|---------------------------------------|---------------------------------------------|---------------------------------------|-----|------|------|-------|---------------------------------------------------------|------|
| STWIDUL                               | PARAMETER                                   | cs                                    | SA  | AB   | MIN. | 1119. | 5.5<br>5.5<br>53<br>47<br>1.6<br>3.7<br>0.3<br>-<br>+85 | UNII |
| V <sub>DD</sub>                       | supply voltage                              |                                       |     | -    | 2.7  | 3.0   | 5.5                                                     | v    |
| V <sub>CCM</sub>                      | supply voltage feedback amplifiers          | _                                     | _   |      | 2.7  | 3.0   | 5.5                                                     | ٧    |
| IDDDCC + ICCM                         | supply current DCC mode                     | 1                                     | 0   | Х    | 28   | 39    | 53                                                      | mA   |
| I <sub>DDACC</sub> + I <sub>CCM</sub> | supply current ACC mode                     | 1                                     | 1   | Х    | 26   | 35    | 47                                                      | mA   |
| IDDRS                                 | supply current reference sense current mode | 0                                     | 0   | х    | 0.6  | 1.2   | 1.6                                                     | mA   |
| I <sub>DDAB</sub>                     | supply current sense AB mode                | 0                                     | 1   | 1    | 1.5  | 2.7   | 3.7                                                     | mA   |
| I <sub>DDstb</sub> + I <sub>CCM</sub> | supply current standby mode                 | 0                                     | 1   | 0    | _    | 0.2   | 0.3                                                     | mA   |
| P <sub>(tot)DCC</sub>                 | total power dissipation DCC mode; note 2    | 1                                     | 0   | Х    | -    | 120   | _                                                       | mW   |
| P <sub>(tot)ACC</sub>                 | total power dissipation ACC mode; note 2    | 1                                     | 1   | х    | -    | 105   | _                                                       | mW   |
| T <sub>amb</sub>                      | operating ambient temperature               | _                                     | _   | -    | -30  | -     | +85                                                     | °C   |

#### Notes

- 1. In the conditions column 0 = LOW; 1 = HIGH; X = don't care.
- 2.  $V_{DD} = V_{CCM} = 3 \text{ V; } I_{DSEN} = 0; I_{FB} = 0.$

TDA1380

#### **BLOCK DIAGRAM**



TDA1380

### **PINNING**

| PINNING              |     |                                                     |  |  |  |  |
|----------------------|-----|-----------------------------------------------------|--|--|--|--|
| SYMBOL               | PIN | DESCRIPTION                                         |  |  |  |  |
| DSENADJ1             | 1   | adjustment pin for sense current 1 (A and B)        |  |  |  |  |
| DSENADJ2             | 2   | adjustment pin for sense current 2 (A and B)        |  |  |  |  |
| DSENADJ3             | 3   | adjustment pin for sense current 3 (A and B)        |  |  |  |  |
| V <sub>refSENA</sub> | 4   | reference voltage output sense (A)                  |  |  |  |  |
| V <sub>refSENB</sub> | 5   | reference voltage output sense (B)                  |  |  |  |  |
| DSEN1B               | 6   | sense current output 1 (B)                          |  |  |  |  |
| DSEN2B               | 7   | sense current output 2 (B)                          |  |  |  |  |
| DSEN3B               | 8   | sense current output 3 (B)                          |  |  |  |  |
| DSEN3A               | 9   | sense current output 3 (A)                          |  |  |  |  |
| DSEN2A               | 10  | sense current output 2 (A)                          |  |  |  |  |
| DSEN1A               | 11  | sense current output 1 (A)                          |  |  |  |  |
| INX0B                | 12  | auxiliary channel input/channel 0 input (B)         |  |  |  |  |
| IN01B                | 13  | channel 0 and 1 input (B)                           |  |  |  |  |
| IN1B                 | 14  | channel 1 input (B)                                 |  |  |  |  |
| INX25B               | 15  | channels AUX, 2 and 5 input (B)                     |  |  |  |  |
| IN23B                | 16  | channels 2 and 3 input (B)                          |  |  |  |  |
| IN34B                | 17  | channels 3 and 4 input (B)                          |  |  |  |  |
| IN4B                 | 18  | channel 4 input (B)                                 |  |  |  |  |
| IN56B                | 19  | channels 5 and 6 input (B)                          |  |  |  |  |
| IN67B                | 20  | channels 6 and 7 input (B)                          |  |  |  |  |
| IN7B                 | 21  | channel 7 input (B)                                 |  |  |  |  |
| IN7A                 | 22  | channel 7 input (A)                                 |  |  |  |  |
| IN67A                | 23  | channels 6 and 7 input (A)                          |  |  |  |  |
| IN56A                | 24  | channels 5 and 6 input (A)                          |  |  |  |  |
| IN4A                 | 25  | channel 4 input (A)                                 |  |  |  |  |
| IN34A                | 26  | channels 3 and 4 input (A)                          |  |  |  |  |
| IN23A                | 27  | channels 2 and 3 input (A)                          |  |  |  |  |
| INX25A               | 28  | channels AUX, 2 and 5 input (A)                     |  |  |  |  |
| IN1A                 | 29  | channel 1 input (A)                                 |  |  |  |  |
| IN01A                | 30  | channels 0 and 1 input (A)                          |  |  |  |  |
| INX0A                | 31  | auxiliary channel input/channel 0 input (A)         |  |  |  |  |
| V10                  | 32  | reference voltage for DCC inputs                    |  |  |  |  |
| MFR2B                | 33  | right channel feedback amplifier output 2 (B)       |  |  |  |  |
| MFR1AB               | 34  | right channel feedback amplifier output 1 (A and B) |  |  |  |  |

| SYMBOL              | PIN | DESCRIPTION                                  |
|---------------------|-----|----------------------------------------------|
| MFR2A               | 35  | right channel feedback amplifier             |
|                     |     | output 2 (A)                                 |
| INMFR               | 36  | right channel feedback amplifier             |
|                     |     | input                                        |
| OUTRA               | 37  | right channel ACC output (A)                 |
| OUTRB               | 38  | right channel ACC output (B)                 |
| INEQR               | 39  | right channel equalization amplifier         |
|                     |     | input                                        |
| OUTEQR              | 40  | right channel equalization amplifier         |
| V                   | 41  | output<br>supply voltage for feedback        |
| V <sub>CCM</sub>    | 41  | amplifiers                                   |
| V <sub>EEM</sub>    | 42  | ground for feedback amplifiers               |
| OUTEQL              | 43  | left channel equalization amplifier          |
| 00,202              |     | output                                       |
| INEQL               | 44  | left channel equalization amplifier          |
|                     |     | input                                        |
| OUTLB               | 45  | left channel ACC output (B)                  |
| OUTLA               | 46  | left channel ACC output (A)                  |
| INMFL               | 47  | left channel feedback amplifier input        |
| MFL2A               | 48  | left channel feedback amplifier              |
|                     |     | output 2 (A)                                 |
| MFL1AB              | 49  | left channel feedback amplifier              |
| MFL2B               | -   | output 1 (A and B)                           |
| MFLZB               | 50  | left channel feedback amplifier output 2 (B) |
| V <sub>ref</sub>    | 51  | reference voltage output                     |
| V <sub>refADC</sub> | 52  | ADC reference voltage output                 |
| AB                  | 53  | tape sector A or B selection input           |
| RDSYNC              | 54  | read sync pulse input                        |
| RDCLK               | 55  | read clock pulse input                       |
| SA                  | 56  | select ACC mode input                        |
| V <sub>SS</sub>     | 57  | ground                                       |
| V <sub>DD</sub>     | 58  | supply voltage                               |
| CS                  | 59  | chip select input                            |
| AGC                 | 60  | AGC time constant                            |
| VBIAS               | 61  | preamplifier gain control voltage            |
|                     | ] ] | input                                        |
| RDMUX               | 62  | output of sampled and multiplexed            |
|                     |     | auxiliary and main data signals              |
| OUTX                | 63  | auxiliary channel preamplifier output        |
| MUXINX              | 64  | auxiliary channel multiplexer input          |



TDA1380

#### **FUNCTIONAL DESCRIPTION**

### DCC data amplifiers and filters

The TDA1380 has 18 low-noise preamplifiers, which are connected to an 18-channel MRH. For each tape sector the MRH is partitioned into three strings of three heads (see Fig.11). Depending on the tape sector selection signal AB, nine preamplifiers for the A-sector, or nine preamplifiers for the B-sector of the tape are selected. Eight of the nine channels are for the DCC main data, and one for the auxiliary (AUX) data. The eight main data channels have pre-equalization for frequencies from 1 kHz up to 50 kHz (1st order highpass, -3 dB at 75 kHz), and lowpass filtering for anti-aliasing (2nd order active, -3 dB at 120 kHz). The AUX channel has a flat frequency response. The AUX data is continuously available at output OUTX. This output must be AC-coupled to the multiplexer input MUXINX, All inputs must be AC-coupled to the MRH. The inputs are internally biased at pin V10. The voltage at pin V10 is temperature dependent and is not intended for external use. Pin V10 has to be decoupled to the positive supply voltage (VDD).

### **Automatic gain control**

The DCC part is equipped with an AGC circuit which decreases the gain of the preamplifiers when the level at RDMUX exceeds a preset value. In this way an optimum

voltage swing at the RDMUX output is obtained (for the ADC input of SAA2051, SAA2032, SAA2023 or SAA3323). The response time of the AGC can be set by an external capacitor connected to pin 60. There is a fixed relationship between the source and sink current at this pin, resulting in a fixed relationship between the decay time and the recover time of the preamplifier gain. The AGC is active only in the DCC mode and can be switched off by connecting pin 60 to V<sub>SS</sub>.

### Multiplexer

A multiplexing circuit switches the nine digital channels sequentially to the output. The AUX data is sampled during two clock periods, the eight main data channels are sampled during one clock period. The effective sample frequency is one tenth of the clock frequency at RDCLK. A timing overview is illustrated in Fig.4.

### **Analog amplifiers**

For ACC playback the TDA1380 employs four DCC preamplifiers (per tape sector) for amplification of the left and right analog signals. Amplifiers CHX and CH0 are used for the left channel and CH4 and CH5 for the right channel. The buffered left and right channel outputs are available at four pins (see Table 1). Pins that carry no left and right channel signals will have a DC level  $V_{\rm A}$ .

Table 1 ACC playback.

| AB | TAPE<br>SELECT | OUTLA          | OUTLB          | OUTRA          | OUTRB          | REMARKS                                                                 |
|----|----------------|----------------|----------------|----------------|----------------|-------------------------------------------------------------------------|
| 1  | Α              | left           | V <sub>A</sub> | right          | V <sub>A</sub> | allows separate amplitude                                               |
| 0  | В              | V <sub>A</sub> | left           | V <sub>A</sub> | right          | adjustment for sectors A and B                                          |
| 1  | Α              | left           | note 1         | right          | note 1         | allows one amplitude setting                                            |
| 0  | В              | left           | note 1         | right          | note 1         | only for sectors A and B<br>(DSP operation; high feedback<br>operation) |

#### Note

At least one of OUTLB and OUTRB are externally connected to V<sub>DD</sub>.

TDA1380

### Feedback amplifiers

Two feedback amplifiers are available for driving a conductor in the MRH, thus providing magnetic feedback to improve the linearity of the analog audio response. In both the ACC and DCC mode, the feedback amplifiers are used for DC biasing of the MRH. The circuit principle of the feedback amplifiers is illustrated in Fig.9.

### **Equalization amplifiers**

Two uncommitted operational amplifiers are available for pre-equalization of the left and right ACC outputs. These amplifiers are only operational during ACC playback. The non-inverting input is internally connected to a DC voltage which is approximately equal to  $V_{\text{ref.}}$  If the amplifiers are not used in the application, it is advised to connect the outputs to the inputs.

#### Current and voltage sources

Separate, adjustable low-noise current sources are available to provide the sense currents to the MRHs. The active current outputs are controlled by the mode switch (see Table 2). In the reference sense current mode, only one source is active (DSEN1B, pin 6). This current can be used for temperature measurement of the DCC head, thereby enabling control of the write current (TDA1381) when recording. The principle of the sense current sources is illustrated in Fig.8. The typical value of the output current is determined by resistors connected between the adjust pins and  $V_{SS}$ ; where  $I_{DSEN} = 0.33/R_{ADJUST}$ .

The DC output voltages  $V_{ADC}$ ,  $V_{ref}$ , V10,  $V_{refSENA}$  and  $V_{refSENB}$  are derived from an internal bandgap reference voltage source. The voltage  $V_{refADC}$  (referenced to  $V_{SS}$ ) can be used as a reference voltage for analog-to-digital conversion of the RDMUX output.

Table 2 Sense current sources.

| MODE                    | DIGITAL INPUTS(1) |    |               | AVAILABLE SENSE                                  |                                              |  |
|-------------------------|-------------------|----|---------------|--------------------------------------------------|----------------------------------------------|--|
| MODE                    | cs                | SA | SA AB CURRENT |                                                  | ACTIVE DC OUTPUTS                            |  |
| Standby                 | 0                 | 1  | 0             | -                                                | _                                            |  |
| Reference sense current | 0                 | 0  | Х             | DSEN1B                                           | _                                            |  |
| Sense AB                | 0                 | 1  | 1             | DSEN1A; DSEN2A; DSEN3A<br>DSEN1B; DSEN2B; DSEN3B | V <sub>refSENA</sub><br>V <sub>refSENB</sub> |  |
| ACC playback A          | 1                 | 1  | 1             | DSEN1A; DSEN2A; DSEN3A                           | V <sub>refSENA</sub>                         |  |
| ACC playback B          | 1                 | 1  | 0             | DSEN1B; DSEN2B; DSEN3B                           | V <sub>refSENB</sub>                         |  |
| DCC playback A          | 1                 | 0  | 1             | DSEN1A; DSEN2A; DSEN3A                           | V <sub>refSENA</sub>                         |  |
| DCC playback B          | 1                 | 0  | 0             | DSEN1B; DSEN2B; DSEN3B                           | V <sub>refSENB</sub>                         |  |

#### Note

1. Where X = don't care; 0 = LOW; 1 = HIGH.

**TDA1380** 

#### Modes of operation

The amplifiers and sense current sources for the ACC and DCC parts can be switched ON/OFF separately by the mode switch signals CS, SA and AB. Also, a connection between OUTLB or OUTRB or both to  $V_{DD}$  is recognized as a single output ACC mode where the left and right outputs are present at OUTLA and OUTRA only.

Table 3 Modes of operation.

| MODE                                                     | DIGITAL INPUT(1) |    |        | ACTIVE PARTS                                                         | ACTIVE DC                                   |
|----------------------------------------------------------|------------------|----|--------|----------------------------------------------------------------------|---------------------------------------------|
| MODE                                                     | cs               | SA | AB     | (see Fig.1)                                                          | REFERENCE OUTPUTS                           |
| Standby                                                  | 0                | 1  | 0      |                                                                      |                                             |
| Reference sense current                                  | 0                | 0  | Х      | reference sense current source                                       | V <sub>ref</sub>                            |
| Sense AB                                                 | 0                | 1  | 1      | sense current sources                                                | V <sub>ref</sub>                            |
| ACC playback A/B                                         | 1                | 1  | 1 or 0 | sense currents, data preamplifiers,<br>AN, EQ and FB                 | V <sub>ref</sub> ; V10                      |
| ACC playback A/B via<br>OUTLA and OUTRA only<br>(note 2) | 1                | 1  | 1 or 0 | sense currents, data preamplifiers,<br>AN, EQ and FB                 | V <sub>ref</sub> ; V10                      |
| DCC playback A/B                                         | 1                | 0  | 1 or 0 | sense currents, data amplifiers and filters, multiplexer, AGC and FB | V <sub>ref</sub> ; V10; V <sub>refADC</sub> |
| Test mode (note 3)                                       | 1                | 0  | 1 or 0 | sense currents, data amplifiers and filters, multiplexer, AGC and FB | V <sub>ref</sub> ; V10; V <sub>refADC</sub> |

#### **Notes**

- 1. Where X = don't care; 0 = LOW; 1 = HIGH.
- 2. At least one of OUTLB or OUTRB are externally connected to  $V_{DD}$ .
- 3. INEQL or INEQR connected to V<sub>DD</sub> (no user function).

TDA1380

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134); voltages referenced to V<sub>SS</sub> and V<sub>EEM</sub>.

| SYMBOL                            | PARAMETER                                                                  | CONDITIONS                               | MIN.     | MAX.           | UNIT |
|-----------------------------------|----------------------------------------------------------------------------|------------------------------------------|----------|----------------|------|
| V <sub>DD</sub>                   | supply voltage                                                             | V <sub>SS</sub> = V <sub>EEM</sub> = 0 V | -0.3     | 5.5            | V    |
| V <sub>CCM</sub>                  | supply voltage feedback amplifiers                                         | V <sub>SS</sub> = V <sub>EEM</sub> = 0 V | -0.3     | 5.5            | ٧    |
| V <sub>SS</sub> -V <sub>EEM</sub> | difference in ground potential between pins 57 and 42                      |                                          | 0        | 0              | V    |
| $V_{l}$                           | voltage input on any pin                                                   | V <sub>DD</sub> + 0.3 < 5.5 V            | -0.3     | $V_{DD} + 0.3$ | ٧    |
| I <sub>(max)</sub>                | maximum supply current<br>(pins 41, 42, 57 and 58)                         |                                          | -        | ±120           | mA   |
| FBmax                             | maximum current for<br>feedback amplifiers (pins 33<br>to 35 and 48 to 50) |                                          | -        | ±80            | mA   |
| sense(max)                        | maximum current on sense<br>current source (pins 1 to 3<br>and 6 to 11)    |                                          | _        | ±30            | mA   |
| I <sub>n(max)</sub>               | maximum current on any other pin                                           |                                          | -        | ±10            | mA   |
| P <sub>tot</sub>                  | total power dissipation                                                    |                                          | <u> </u> | 650            | mW   |
| T <sub>amb</sub>                  | operating ambient temperature                                              |                                          | -30      | +85            | °C   |
| T <sub>stg</sub>                  | storage temperature                                                        |                                          | -65      | +50            | °C   |
| V <sub>es</sub>                   | electrostatic handling                                                     |                                          | -3000    | +3000          | V    |

### **ELECTROSTATIC HANDLING**

Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

### **THERMAL CHARACTERISTICS**

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 60    | K/W  |

**TDA1380** 

### **CHARACTERISTICS**

 $V_{DD} = V_{CCM} = 3 \text{ V}; V_{SS} = V_{EEM} = 0 \text{ V}; T_{amb} = 25 \text{ °C}; f_{clk} = 3.072 \text{ MHz}; unless otherwise specified.}$ 

| SYMBOL                                | PARAMETER                                              | CONDITIONS                                                             | MIN. | TYP. | MAX. | UNIT   |
|---------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------|------|------|------|--------|
| Supply                                |                                                        |                                                                        |      |      |      |        |
| V <sub>DD</sub>                       | supply voltage                                         |                                                                        | 2.7  | 3.0  | 5.5  | V      |
| V <sub>CCM</sub>                      | supply voltage feedback amplifiers                     |                                                                        | 2.7  | 3.0  | 5.5  | V      |
| IDDDCC                                | supply current DCC mode                                | CS = 1; SA = 0                                                         | 18   | 27   | 37   | mA     |
| IDDACC                                | supply current ACC mode                                | CS = 1; SA = 1                                                         | 16   | 23   | 30   | mA     |
| IDDRS                                 | supply current reference sense current mode            | CS = 0; SA = 0                                                         | 0.6  | 1.2  | 1.6  | mA     |
| I <sub>DDAB</sub>                     | supply current sense AB mode                           | CS = 0; SA = 1;<br>AB = 1                                              | 1.5  | 2.7  | 3.7  | mA     |
| I <sub>CCM</sub>                      | supply current feedback amplifiers                     | CS = 1                                                                 | 7.5  | 12   | 17.5 | mA     |
| I <sub>DDstb</sub> + I <sub>CCM</sub> | supply current standby mode                            | CS = 0; AB = 0;<br>SA = 1                                              | -    | 0.2  | 0.3  | mA     |
| V <sub>refADC</sub>                   | reference voltage for ADC                              | CS = 1; $SA = 0$ ;<br>$R_L = 1 k\Omega$                                | 1.95 | 2.05 | 2.15 | V      |
| V <sub>refSENA</sub>                  | sense A reference voltage                              | CS = 1; AB = 1;<br>I <sub>O</sub> < 5 μA;<br>I <sub>DSEN</sub> = 10 mA | 1.0  | 1.1  | 1.2  | V      |
| V <sub>refSENB</sub>                  | sense B reference voltage                              | CS = 1; AB = 0;<br>I <sub>O</sub> < 5 μA;<br>I <sub>DSEN</sub> = 10 mA | 1.0  | 1.1  | 1.2  | V      |
| V <sub>ref</sub>                      | reference voltage output                               | I <sub>O</sub> < 5 μA;<br>all modes except<br>standby mode             | 1.18 | 1.25 | 1.32 | V      |
| V10                                   | reference voltage for DCC inputs                       | $CS = 1; I_O < 5 \mu A$                                                | 0.9  | 1.0  | 1.1  | V      |
| DCC part                              |                                                        |                                                                        |      |      |      |        |
| DATA AMPLIFIE                         | ERS, CHANNELS 0 TO 7; NOTE 1                           |                                                                        |      |      |      |        |
| G <sub>50</sub>                       | gain at 50 kHz                                         | [                                                                      | 72   | 75   | 78   | dB     |
| ΔG <sub>10</sub>                      | relative gain at 10 kHz                                | note 2                                                                 | -14  | -12  | -10  | dB     |
| G <sub>100</sub>                      | gain at 100 kHz                                        |                                                                        | 71   | 76   | 79   | dB     |
| ΔG <sub>300</sub>                     | relative gain at 300 kHz                               | note 2                                                                 | -22  | -12  | -3   | dB     |
| V <sub>n(ref)</sub>                   | input referred noise voltage                           | f <sub>i</sub> = 50 kHz;<br>R <sub>source</sub> = 70 Ω                 | _    | 2.0  | -    | nV/√Hz |
| ΔV <sub>n(ref)</sub>                  | 3 × standard deviation of input referred noise voltage | f <sub>i</sub> = 50 kHz;<br>R <sub>source</sub> = 70 Ω                 | -    | 0.5  | -    | nV/√Hz |
| THD                                   | total harmonic distortion                              | f <sub>i</sub> = 10 kHz;<br>V <sub>62</sub> = 0.35 V (RMS)             | -    | -40  | -30  | dB     |
| Z <sub>i(d)</sub>                     | input impedance differential mode                      |                                                                        | -    | 7    | -    | kΩ     |

| SYMBOL               | PARAMETER                                           | CONDITIONS                                                 | MIN.     | TYP.                                  | MAX.     | UNIT   |
|----------------------|-----------------------------------------------------|------------------------------------------------------------|----------|---------------------------------------|----------|--------|
| Z <sub>I(C)</sub>    | input impedance to V <sub>SS</sub> common mode      |                                                            | _        | 7.5                                   | -        | kΩ     |
| $\alpha_{\text{CS}}$ | channel separation                                  | f <sub>i</sub> = 10 kHz                                    | 30       | 40                                    | <u> </u> | dB     |
| SVRR                 | supply voltage ripple rejection                     | f <sub>1</sub> = 50 kHz; note 3                            |          | -20                                   | _        | dB     |
| Auxiliary an         | nplifier, channel X; note 1                         |                                                            | <u> </u> | · · · · · · · · · · · · · · · · · · · |          | ·      |
| G <sub>63</sub>      | gain at OUTX (pin 63)                               | 100 Hz to 100 kHz                                          | 43       | 46                                    | 49       | dB     |
| G <sub>62</sub>      | gain at RDMUX (pin 62)                              | 100 Hz to 100 kHz;<br>note 4                               | 56       | 59                                    | 62       | dB     |
| V <sub>n(ref)</sub>  | input referred noise voltage                        | $f_i = 50 \text{ kHz};$<br>$R_{\text{source}} = 70 \Omega$ | -        | 2.0                                   | -        | nV/√Hz |
| $\Delta V_{n(ref)}$  | 3 x standard deviation input referred noise voltage | $f_i = 50 \text{ kHz};$ $R_{\text{source}} = 70 \Omega$    | -        | 0.5                                   | -        | nV/√Hz |
| V <sub>o(rms)</sub>  | maximum output voltage (pin 63) (RMS value)         | f <sub>i</sub> = 10 kHz                                    | 0.35     | -                                     | -        | V      |
| THD                  | total harmonic distortion                           | f <sub>i</sub> = 10 kHz;<br>V <sub>63</sub> = 0.35 V (RMS) | _        | -40                                   | -30      | dB     |
| SVRR                 | supply voltage ripple rejection                     | f <sub>i</sub> = 1 kHz; note 3                             |          | -3                                    | 1-       | dB     |
| R <sub>L(DC)</sub>   | DC load at pin 63                                   | load connected to V <sub>SS</sub>                          | 10       | -                                     | _        | kΩ     |
| C <sub>L(AC)</sub>   | AC load at pin 63                                   | load connected to V <sub>SS</sub>                          | _        | -                                     | 100      | pF     |
| Output buffe         | er, RDMUX (pin 62)                                  |                                                            | -        |                                       |          | .1.    |
| V <sub>62(rms)</sub> | maximum output voltage (RMS value)                  | $R_L = 2 k\Omega$                                          | 0.35     | -                                     | -        | ٧      |
| V <sub>DC</sub>      | DC voltage level at pin 62                          |                                                            | 0.95     | 1.15                                  | 1.35     | v      |
| $\Delta V_{DC(os)}$  | DC offset voltage between sampled outputs           | note 5                                                     |          | -                                     | 200      | mV     |
| R <sub>L(DC)</sub>   | DC load at pin 62                                   | load connected to V <sub>SS</sub>                          | 1.5      | _                                     | -        | kΩ     |
| C <sub>L(AC)</sub>   | AC load at pin 62                                   | load connected to V <sub>SS</sub>                          | _        | -                                     | 100      | pF     |
| t <sub>set</sub>     | settling time of sampled outputs                    | C <sub>L</sub> = 50 pF;<br>within 10 mV                    | _        | 100                                   | 150      | ns     |
| V <sub>62(M)</sub>   | AGC detector level (peak value)                     | note 5                                                     | 320      | 465                                   | 570      | mV     |
| AGC <sub>CR</sub>    | AGC control range                                   |                                                            | 9        | 11                                    | 13       | dB     |
| source               | AGC source current (pin 60)                         |                                                            | 16       | 21                                    | 26       | μА     |
| sink                 | AGC sink current (pin 60)                           |                                                            | 0.3      | 0.5                                   | 0.8      | цΑ     |

| SYMBOL               | PARAMETER                                               | CONDITIONS                                               | MIN.                   | TYP.                   | MAX.               | UNIT   |
|----------------------|---------------------------------------------------------|----------------------------------------------------------|------------------------|------------------------|--------------------|--------|
| Select logic         | inputs (RDCLK and RDSYNC) a                             | nd mode switch inputs (                                  | CS, SA and             | AB)                    | •                  | ·      |
| V <sub>IH</sub>      | HIGH level input voltage                                |                                                          | 0.7V <sub>DD</sub>     | <b>1</b> -             | $V_{DD}$           | V      |
| V <sub>IL</sub>      | LOW level input voltage                                 |                                                          | 0                      | _                      | 0.3V <sub>DD</sub> | V      |
| l <sub>IL</sub>      | input leakage current                                   |                                                          | -2                     | 0                      | +2                 | μА     |
| Cı                   | input capacitance                                       | note 7                                                   | _                      | -                      | 10                 | pF     |
| t <sub>su</sub>      | set-up time for RDSYNC                                  | see Fig.3                                                | 35                     | _                      | _                  | ns     |
| t <sub>h</sub>       | hold time for RDSYNC                                    | see Fig.3                                                | 35                     | -                      |                    | ns     |
| t <sub>r</sub>       | rise time for RDCLK                                     | see Fig.3                                                | _                      | _                      | 50                 | ns     |
| V <sub>det</sub>     | ACC single output mode detection level (pins 38 and 45) |                                                          | V <sub>DD</sub> - 0.45 | V <sub>DD</sub> - 0.35 | -                  | ٧      |
| Sense curre          | nt sources                                              |                                                          |                        |                        |                    |        |
| I <sub>DSENmin</sub> | minimum output current                                  | note 8                                                   | -                      | _                      | 1                  | mA     |
| I <sub>DSENmax</sub> | maximum output current                                  | note 8                                                   | 20                     | _                      | -                  | mA     |
| I <sub>DSEN1B</sub>  | reference sense current (pin 6)                         | note 9                                                   | 2.7                    | 3.0                    | 3.3                | mA     |
| I <sub>ON</sub>      | output current noise                                    | note 10                                                  | -                      | 20                     | _                  | pA√Hz  |
| Z <sub>DSEN</sub>    | output impedance                                        | note 10                                                  | 20                     | _                      | -                  | kΩ     |
| V <sub>DSEN</sub>    | DC voltage level of current outputs (pins 6 to 11)      |                                                          | 1.0                    | -                      | -                  | ٧      |
| ACC part             |                                                         |                                                          |                        |                        |                    |        |
| ACC AMPLIFI          | ERS                                                     |                                                          |                        |                        |                    |        |
| G <sub>ACC</sub>     | ACC gain                                                | 20 Hz to 20 kHz                                          | 44                     | 46                     | 48                 | dB     |
| V <sub>n(ref)</sub>  | input referred noise voltage                            | $f_i$ = 10 kHz;<br>$R_{source}$ = 70 $\Omega$            | _                      | 2.0                    | -                  | nV/√Hz |
| ΔV <sub>n(ref)</sub> | 3 x standard deviation of input referred noise voltage  | $f = 10 \text{ kHz};$ $R_{\text{source}} = 70 \Omega$    | -                      | 0.5                    | -                  | nV/√Hz |
| V <sub>o(rms)</sub>  | maximum output voltage (RMS value)                      | f <sub>i</sub> = 1 kHz                                   | 0.35                   | -                      | _                  | ν      |
| V <sub>A</sub>       | DC output voltage                                       | see Table 1                                              | 0.6                    | 0.9                    | 1.2                | V      |
| THD                  | total harmonic distortion                               | f <sub>i</sub> = 1 kHz;<br>V <sub>o</sub> = 0.35 V (RMS) | _                      | -40                    | -30                | dB     |
| SVRR                 | supply voltage ripple rejection                         | f <sub>i</sub> = 1 kHz                                   | _                      | tbf                    | _                  | dB     |
| $\alpha_{cs}$        | channel separation                                      | f <sub>i</sub> = 1 kHz                                   | 40                     | -                      | -                  | dB     |
| R <sub>L(DC)</sub>   | DC load (pins 37, 38 45 and 46)                         | load connected to V <sub>SS</sub>                        | 10                     | _                      | <u> </u>           | kΩ     |
| C <sub>L(AC)</sub>   | AC load (pins 37, 38 45 and 46)                         | load connected to V <sub>SS</sub>                        | -                      | _                      | 300                | pF     |

TDA1380

| SYMBOL               | PARAMETER                               | CONDITIONS                                               | MIN.        | TYP.     | MAX. | UNIT |
|----------------------|-----------------------------------------|----------------------------------------------------------|-------------|----------|------|------|
| Equalization         | n operational amplifiers (EQ); no       | ite 11                                                   |             |          |      | 1    |
| V <sub>EQ(rms)</sub> | maximum output voltage (RMS value)      | f <sub>i</sub> = 1 kHz                                   | 0.35        | <u></u>  | T-   | V    |
| B <sub>EQ</sub>      | bandwidth                               | at –3 dB                                                 | 50          | <u> </u> | 1_   | kHz  |
| THD                  | total harmonic distortion               | f <sub>i</sub> = 1 kHz;<br>V <sub>O</sub> = 0.35 V (RMS) | _           | -70      | -55  | dB   |
| $\alpha_{CS}$        | channel separation                      | f <sub>i</sub> = 1 kHz                                   | 60          |          | 1-   | dB   |
| $R_{L(DC)}$          | DC load at OUTEQL                       | load connected to V <sub>SS</sub>                        | 10          | -        | _    | kΩ   |
| C <sub>L(AC)</sub>   | AC load at OUTEQL                       | load connected to V <sub>SS</sub>                        |             |          | 300  | pF   |
| Feedback a           | mplifiers (FB); note 12                 |                                                          | _ <b>-k</b> | -L       | L    | 1    |
| FBmax                | maximum output current (RMS value)      | f, = 1 kHz                                               | 25          | -        | -    | mA   |
| THD                  | total harmonic distortion               | f <sub>i</sub> = 1 kHz;<br>I <sub>FB</sub> = 25 mA (RMS) | -           | -60      | -50  | dB   |
| B <sub>FB</sub>      | bandwidth                               | at -3 dB                                                 | 50          |          | 1    | kHz  |
| V <sub>IFB</sub>     | DC voltage level input (pins 36 and 47) |                                                          | -           | 1.15     | -    | V    |

#### Notes

- 1. AGC off (maximum gain; pin 60 connected to V<sub>SS</sub>).
- 2. Gain relative to gain at f<sub>1</sub> = 50 kHz (see Fig.5).
- 3. Heads connected according to the circuit of Fig.11 (see also Fig.6 for typical supply rejection).
- 4. OUTX AC-coupled to MUXINX via 100 nF capacitor.
- The difference between minimum and maximum DC voltage level at the outputs of the data channels. To be measured at RDMUX.
- 6. Measured with continuous sine wave of 10 kHz at RDMUX, multiplexer in a fixed position. A 1 V (p-p) sine wave corresponds to a multiplexed DCC signal of 1.25 V (p-p).
- 7. Periodically sampled, not tested.
- Pins 6 to 11. The output current is inversely proportional to the value of the resistor connected between the adjust pin DSENADJ1, DSENADJ3 and V<sub>SS</sub>. A resistor of 33 Ω will give 10 mA (typ.) sense current. Other currents can be calculated: 0.33 V/R<sub>ADJUST</sub>.
- 9. CS = 0, SA = 0; Resistor of 33  $\Omega$  connected between DSENADJ1 and V<sub>SS</sub>. Typical reference sense current is 100 mV/R<sub>ADJUST</sub>.
- 10. From 10 to 100 kHz, IDSEN = 10 mA, a 10  $\mu$ F capacitor connected between  $V_{refSENA}$  and  $V_{SS}$ , a 10  $\mu$ F capacitor connected between  $V_{refSENB}$  and  $V_{SS}$ .
- 11. Closed loop configuration, unity gain, in accordance with Fig.10.
- 12. Closed loop, unity gain,  $R_L = 25 \Omega$ , in accordance with Fig.9.









TDA1380

#### **TEST AND APPLICATION INFORMATION**

The TDA1380 can be set to the TEST mode by connecting INEQL or INEQR (or both) to  $V_{DD}$ . In this mode the switch at pin MUXINX enables monitoring of the input stage and lowpass filter of each data amplifier and also allows input to the highpass filters and following stages. The test multiplexer operates in phase with the output multiplexer. Measurement of the gain of the data channels can be performed in two steps: step 1, gain from the inputs to MUXINX; step 2, gain from MUXINX to RDMUX.

Figure 7 illustrates how to use pin MUXINX in the TEST mode,  $C_L < 20$  pF,  $R_L > 100$  k $\Omega$ ,  $C_l > 47$  nF and  $R_{bias} = 1$  k $\Omega$ . The DC voltage, when driving MUXINX, should be 0.7 V higher than the measured DC level of the preamplifier output in order to shut off the emitter follower.

The impedance of the sense current source outputs can be measured from the difference in sense current when applying different voltages to the sense current output. This voltage can vary from 1 V to  $V_{DD}$ . Figure 8 illustrates the principle of the sense current sources.



TDA1380



The feedback amplifiers consist of three operational amplifiers providing one input and a differential output with respect to an internal 1.15 V reference. The active output A or B is selected by the tape sector selection signal AB.











