

ADD R1, R2, R3 NOP AND R0, R1, R2



ADD R0, R0, R0 ADD R1, R1, R1 ADD R2, R0, R1

## 3 & 4 together



ADD R1, R2, R3 ST R1, R0, 05

5



6



ADD R0, R1, R2 BEQZ – R0, 01



JR RO





Q2)

(ii) ticks = 18 R1= 15

(iii) ticks = 10 R1 = 6

The number of clock cycles is different with no ALU forwarding because the result from one instruction cannot be fed back into the ALU as an input. When there is no ALU forwarding or CPU data dependency stalls will not occur due to the program not waiting for O0 and O1 to be stored into registers. However without ALU forwarding, the program still needs to take values from registers and since it doesn't wait for the correct register values the answer stored in R1 is incorrect

```
Q3
```

(i)

Ticks = 51

Instructions = 38

When branching initially or shifting, stall cycles happen. This leads to the ticks and instructions not being equal, since no instructions are executed during these cycles, the number of cycles increases independent of the number of instructions

Once again the number of instructions and ticks is different due to the same reason as above. In this one though there is an extra two stall cycles due to branch prediction being disabled in this case causing the program to stall for every branch even after the initial branch for every loop hence leading to two extra ticks

If the two shift instructions are swapped in the program this will lead to there being no longer a stall before the first shift. This leads to the clock cycle decreasing by four ticks