

# ADP5070RE-EVALZ/ADP5071RE-EVALZ User Guide UG-848

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

## Evaluating the ADP5070/ADP5071 DC-to-DC Switching Regulators/Converters

### **FEATURES**

Input voltage range: 3 V to 13.2 V

**Output current:** 

ADP5070RE-EVALZ: up to 480 mA (V<sub>POS</sub>), up to 140 mA

 $(V_{NEG})$ , depending on  $V_{IN}$ 

ADP5071RE-EVALZ: up to 1020 mA (VPOS), up to 320 mA

(V<sub>NEG</sub>), depending on V<sub>IN</sub> Output voltage: ±15 V

Output voltage with LDO regulators: ±12 V

### **EVALUATION KIT CONTENTS**

ADP5070RE-EVALZ or ADP5071RE-EVALZ evaluation board

## **ADDITIONAL EQUIPMENT NEEDED**

DC power supply Multimeters for voltage and current measurements Electronic or resistive loads

### **GENERAL DESCRIPTION**

The ADP5070RE-EVALZ and ADP5071RE-EVALZ evaluation boards demonstrate the functionality of the ADP5070 and ADP5071 TSSOP dc-to-dc converters, respectively.

Use either board to evaluate simple device measurements, such as line regulation, load regulation, and efficiency. Device features can be demonstrated, such as selectable operating frequency, soft start, sequencing, and slew rate control. The ADP7142 and ADP7182 low dropout (LDO) regulators are also available on the boards as an option for enhanced low noise output.

For more details about the dc-to-dc converters, refer to the ADP5070 and ADP5071 data sheets. For further information on the LDO regulators, refer to the ADP7142 and ADP7182 data sheets. These data sheets must be used in conjunction with this user guide when using the evaluation board.

### **EVALUATION BOARD PHOTOGRAPH**



Figure 1. ADP5070RE-EVALZ/ADP5071RE-EVALZ TSSOP Evaluation Board

## **UG-848**

## ADP5070RE-EVALZ/ADP5071RE-EVALZ User Guide

## **TABLE OF CONTENTS**

| Features                        | 1 |
|---------------------------------|---|
| Evaluation Kit Contents         | 1 |
| Additional Equipment Needed     | 1 |
| General Description             | 1 |
| Picture of Evaluation Board     | 1 |
| Revision History                | 2 |
| Evaluation Board Hardware       | 3 |
| Evaluation Board Configurations | 3 |
|                                 |   |
|                                 |   |

| Output Voltage Measurements |  |
|-----------------------------|--|
| Line Regulation             |  |
| Load Regulation             |  |
| Efficiency                  |  |
| Evaluation Board Schematics |  |
| Ordering Information        |  |
| Bill of Materials           |  |

## **REVISION HISTORY**

| 4/2018—Rev. 0 to Rev. A                                 |   |
|---------------------------------------------------------|---|
| Changes to Features Section                             | 1 |
| Changes to Evaluation Board Configurations Section      | 3 |
| Added Figure 5 and Figure 6; Renumbered Sequentially    | 5 |
| Changes to Table 1                                      | 5 |
| Changes to Efficiency Section, Figure 11, and Figure 12 | 7 |
| Changes to Figure 13                                    | 8 |
| Moved Figure 14                                         |   |
| Change to Table 4                                       |   |

7/2015—Revision 0: Initial Version

## **EVALUATION BOARD HARDWARE EVALUATION BOARD CONFIGURATIONS**

The evaluation boards are configured to provide a  $\pm 15$  V output from a +3 V to +13.2 V input. The optional LDO regulators are configured for a +12 V output (ADP7142) and a -12 V output (ADP7182).

Table 2 and Table 3 list the components for the ADP5070 and ADP5071 evaluation boards, respectively. Table 4 lists the components common to both designs, including the ADP7142 and ADP7182 LDO regulators.

The boards allow the end user to customize the design; refer to the ADP5070 and ADP5071 data sheets or to the ADIsimPower tools to obtain alternative component values. If the design is customized, it is possible to obtain more than 70 V between the

positive and negative terminals on the boards. Proper design customization can achieve an output current of >1 A for the boost regulator and >300 mA for the inverting regulator. It is the responsibility of the end user to ensure the boards are suitable for such a design and to take appropriate safety precautions.

Figure 2 outlines the board features available to the user.

Figure 3 and Figure 4 highlight the ADP5070/ADP5071 and supporting components, including locations for optional components if the user wants to modify the design. Figure 5 and Figure 6 shows the maximum output current of the evaluation board.



Figure 2. Outline of ADP5070/ADP5071 Evaluation Board Features



Figure 3. ADP5070/ADP5071 Top Component Detail



Figure 4. Bottom of Evaluation Printed Circuit Board (PCB) Showing Locations for Optional Components



Figure 5. Boost Regulator Maximum Output Current ( $I_{OUTMAX}$ ) vs. Input Voltage ( $V_{IN}$ )



Figure 6. Inverting Regulator Maximum Output Current ( $I_{OUTMAX}$ ) vs. Input Voltage ( $V_{IN}$ )

**Table 1. Evaluation Board Function Descriptions** 

| Jumper/Connector<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN                          | Power supply to the ADP5070/ADP5071. In the default configuration, this ranges from 3 V to 13.2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| POS                          | Output from boost regulator of the ADP5070/ADP5071. 15 V in default configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| NEG                          | Output from inverting regulator of the ADP5070/ADP5071. –15 V in default configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V_EN                         | Provides a clamped enable voltage to allow the boards to operate using input voltages greater than 5.5 V without damaging the EN1 and EN2 pins. For efficiency measurements, remove this jumper and provide an enable signal from an external supply.                                                                                                                                                                                                                                                                                                  |
| EN1                          | Boost regulator precision enable. The voltage in the EN1 pin is compared to an internal precision reference to enable the boost regulator output. Connect the EN1 jumper to the on position to turn on the boost regulator. Connect this jumper to the off position or remove this jumper to turn the regulator off (an internal pulldown is present in the ADP5070/ADP5071). Connect an external enable voltage below the lesser of 5.5 V and $V_{IN}$ to the center pin during efficiency measurement and remove the V_EN jumper.                    |
| EN2                          | Inverting regulator precision enable. The voltage in the EN2 pin is compared to an internal precision reference to enable the inverting regulator output. Connect this jumper to the on position to turn on the inverting regulator. Connect the EN2 jumper to the off position or remove this jumper to turn the regulator off (an internal pulldown is present in the ADP5070/ADP5071). Connect an external enable voltage below the lesser of 5.5 V and V <sub>IN</sub> to the center pin during efficiency measurement and remove the V_EN jumper. |
| SYNC/FREQ                    | Synchronization input and frequency setting. To set the switching frequency to 2.4 MHz, pull the SYNC/FREQ pin high. To set the switching frequency to 1.2 MHz, pull the SYNC/FREQ pin low. To synchronize the switching frequency, connect the SYNC/FREQ pin to an external clock (5.5 V maximum).                                                                                                                                                                                                                                                    |
| SEQ                          | Start-up sequence control. For manual $V_{POS}/V_{NEG}$ startup using an individual precision enabling pin, leave the SEQ pin open. For simultaneous $V_{POS}/V_{NEG}$ startup when the EN2 pin rises, connect the SEQ pin to VREG (use the EN1 pin to enable internal references early, if required). For a sequenced startup, pull the SEQ pin low. Use either EN1 or EN2 to enable $V_{POS}$ or $V_{NEG}$ and the corresponding supply is the first in sequence; hold the other enable pin low.                                                     |
| SLEW                         | Driver stage slew rate control. The SLEW pin sets the slew rate for the SW1 and SW2 drivers. For the fastest slew rate (best efficiency), leave the SLEW pin open. For a normal slew rate, connect the SLEW pin to VREG. For the slowest slew rate (best noise performance), connect the SLEW pin to AGND.                                                                                                                                                                                                                                             |
| SS                           | Soft start programming. Leave the SS pin open to obtain the fastest soft start time. To program a slower soft start time, connect the SS jumper. This jumper connects the RSS resistor between the SS pin and AGND.                                                                                                                                                                                                                                                                                                                                    |
| LDO POS                      | Positive output of the ADP7142 LDO regulator. Connect LP_VIN to use the external positive LDO regulator. Set to 12 V in the default configuration.                                                                                                                                                                                                                                                                                                                                                                                                     |
| LP_VIN                       | Connects the positive output of the ADP5070/ADP5071 to the ADP7142 LDO regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LP_EN                        | Use as an external enable for the ADP7142 LDO regulator if J_LP_EN is removed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LDO NEG                      | Negative output of the ADP7182 LDO regulator. Connect LN_VIN to use the external negative LDO regulator. Set to $-12$ V in the default configuration.                                                                                                                                                                                                                                                                                                                                                                                                  |
| LN_VIN                       | Connects the negative output of the ADP5070/ADP5071 to the ADP7182 LDO regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LN_EN                        | Use as an external enable for the ADP7182 LDO regulator if J_LN_EN is removed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## **OUTPUT VOLTAGE MEASUREMENTS**

For basic output voltage accuracy measurements, connect the evaluation board to a voltage source and a voltmeter. Use a resistor as the load for the regulator.

Ensure that the resistor has an adequate power rating to handle the expected power dissipation. Use an electronic load as an alternative. Ensure that the voltage source supplies enough current for the expected load levels, taking into account the device efficiency.

Follow these steps to connect to a voltage source and voltmeter:

- 1. Connect the negative (–) terminal of the voltage source to the GND terminal of the power input connector on the right side of the evaluation boards.
- 2. Connect the positive (+) terminal of the voltage source to the VIN terminal of the power input connector on the right side of the evaluation boards.
- Connect a load between the POS or NEG terminal and GND terminal at the output connector (center top of the PCB).
- 4. Connect the voltmeter across the selected output terminal and ground in parallel with the load resistor.

Turn the voltage source on. If the EN1 or EN2 jumper is in the on position, the respective boost or inverting regulator powers up. Disconnect the SEQ jumper.

If the load current is large, the user must connect the voltmeter as close as possible to the output capacitor to reduce the effects of voltage drops due to PCB trace impedance.

If long power leads are used from the power supply, especially at higher loads, connect a large capacitor (10,000  $\mu F$  or more) across the VIN terminals to prevent losses from lead inductance. Measure the input voltage at these terminals or use a power supply with a 4-wire supply and sense arrangement.

### **LINE REGULATION**

For line regulation measurements, monitor the regulator output while its input is varied. For good line regulation, the output must change as little as possible with varying input levels. It is possible to repeat this measurement under different load conditions. During line regulation tests, keep the power supply leads short and remove any additional input capacitor. Figure 7 and Figure 8 show the typical line regulation performance of the ADP5070/ADP5071 at both the output and feedback pins.



Figure 7. Boost Regulator Line Regulation,  $V_{POS} = 15 V$ ,  $f_{SW} = 1.2$  MHz, 15 mA Load,  $T_A = 25 ^{\circ} C$  (Nominal Defined as Average Value Within a Range of 10% to 90%  $V_{IN}$ )



Figure 8. Inverting Regulator Line Regulation,  $V_{NEG} = -15 \text{ V}$ ,  $f_{SW} = 1.2 \text{ MHz}$ , 15 mA Load,  $T_A = 25^{\circ}\text{C}$  (Nominal Defined as Average Value Within a Range of 10% to 90%  $V_{\text{IN}}$ )

### **LOAD REGULATION**

For load regulation measurements, monitor the regulator output while the load is varied. For good load regulation, the output must change as little as possible with varying loads. The input voltage must be held constant during this measurement. Figure 9 and Figure 10 show the typical load regulation performance of the ADP5070/ADP5071 at both the output and feedback pins. Keep power leads short during this test and use a power supply with remote sense.



Figure 9. Boost Regulator Load Regulation,  $V_{IN} = 5 V$ ,  $V_{POS} = 15 V$  (Nominal Defined as Average Value Within a Range of 65% to 75% Maximum Load)



Figure 10. Inverting Regulator Load Regulation,  $V_{\rm IN} = +5$  V,  $V_{\rm NEG} = -15$  V (Nominal Defined as Average Value Within a Range of 65% to 75% Maximum Load)

### **EFFICIENCY**

For efficiency measurements, monitor the regulator input and output while the load is varied. The input voltage must be held constant during this measurement. Keep power leads short during this test and use a power supply with remote sense. Connect the ammeters in series with the input and output. Connect the voltmeters to the PCB side of the ammeter and measure the voltage across the input and output terminals. For the best results, measure the voltage across the input and output capacitors. If possible, particularly at low current, trigger the meters simultaneously and set the meters to average readings for a period of a few hundred milliseconds or more. Averaging the readings removes the switching ripple and skip mode effects. Figure 11 and Figure 12 show typical efficiency curves using 5 V and 12 V inputs.



Figure 11. Boost Regulator Efficiency vs. Load Current,  $V_{POS} = 15 V$ ,



Figure 12. Inverting Regulator Efficiency vs. Load Current,  $V_{NEG} = -15 V$ ,  $T_A = 25 ^{\circ} C$ 

## **EVALUATION BOARD SCHEMATICS**



Figure 13. Evaluation Board Schematic for the ADP5070/ADP5071

NEGATIVE SUPPLY LDO - 12V OUT

COUT4 LN\_VIN VIN LDO\_NEG 69157-102 02 ΕN VOUT J\_LN\_EN ADJ MC000044 LN\_EN ADP7182AUJZ GND \_ RNR4 619

Figure 14. Evaluation Board Schematic for the Optional Negative Supply LDO Regulators



Figure 15. Evaluation Board Schematic for the Optional Positive Supply LDO Regulators

## ORDERING INFORMATION BILL OF MATERIALS

Table 2. Evaluation Board Components—ADP5070 Version<sup>1</sup>

| Component | Package    | Description                                | Value              | Tolerance | Voltage | Part Number        | Manufacturer            |
|-----------|------------|--------------------------------------------|--------------------|-----------|---------|--------------------|-------------------------|
| U1        | TSSOP      | ADP5070 TSSOP                              | ADP5070            |           |         | ADP5070RE          | Analog Devices,<br>Inc. |
| COUT1     | 1210       | V <sub>OUT1</sub> capacitor                | 10 μF              | 10%       | 50 V    | GRM32ER71H106KA12L | Murata                  |
| COUT2     | 1210       | V <sub>OUT2</sub> capacitor                | 10 μF              | 10%       | 50 V    | GRM32ER71H106KA12L | Murata                  |
| L1        | XAL40xx    | V <sub>OUT1</sub> inductor                 | 6.8 μH             | 20%       |         | XAL4030-682ME      | Coilcraft               |
| L2        | XAL40xx    | V <sub>OUT2</sub> inductor                 | 15 µH              | 20%       |         | XAL4030-153ME      | Coilcraft               |
| D1        | PowerDi123 | V <sub>оит1</sub> diode                    | Schottky           |           | 40 V    | DFLS240            | Diodes<br>Incorporated  |
| D2        | PowerDi123 | V <sub>ОUТ2</sub> diode                    | Schottky           |           | 40 V    | DFLS240            | Diodes<br>Incorporated  |
| CC1       | 0603       | Boost regulator compensation capacitor     | 47 nF              | 10%       | 10 V    |                    |                         |
| CC2       | 0603       | Inverting regulator compensation capacitor | 68 nF              | 10%       | 10 V    |                    |                         |
| RC1       | 0603       | Boost regulator compensation resistor      | 12 kΩ              | 1%        |         |                    |                         |
| RC2       | 0603       | Inverting regulator compensation resistor  | 10 kΩ              | 1%        |         |                    |                         |
| RFT1      | 0805       | V <sub>ОUТ1</sub> top feedback<br>resistor | 2.43 ΜΩ            | 1%        |         |                    |                         |
| RFB1      | 0805       | V <sub>OUT1</sub> bottom feedback resistor | 137 kΩ             | 1%        |         |                    |                         |
| RFT2      | 0805       | V <sub>OUT2</sub> top feedback<br>resistor | 2.32 ΜΩ            | 1%        |         |                    |                         |
| RFB2      | 0805       | V <sub>OUT2</sub> bottom feedback resistor | 118 kΩ             | 1%        |         |                    |                         |
| CIN1      | 1206       | C <sub>IN</sub> capacitor                  | 10 μF              | 10%       | 25 V    | TMK316B7106KL-TD   | Taiyo Yuden             |
| CVREG     | 0603       | V <sub>REG</sub> capacitor                 | 1 μF               | 10%       | 10 V    |                    |                         |
| CVREF     | 0603       | V <sub>REF</sub> capacitor                 | 1 μF               | 10%       | 10 V    |                    |                         |
| JP5       |            | Solder jumper<br>Compensation 1            | Bridge dot<br>side |           |         |                    |                         |
| JP6       |            | Solder jumper<br>Compensation 2            | Bridge dot<br>side |           |         |                    |                         |
| COUT1B    | 1210       | V <sub>OUT1</sub> capacitor                | Not<br>installed   | 10%       |         |                    |                         |
| COUT2B    | 1210       | V <sub>OUT2</sub> capacitor                | Not<br>installed   | 10%       |         |                    |                         |
| CHF3      | 0603       | Compensation 1 high frequency capacitor    | Not<br>installed   | 10%       |         |                    |                         |
| CHF4      | 0603       | Compensation 2 high frequency capacitor    | Not<br>installed   | 10%       |         |                    |                         |
| CFF1      | 0603       | Feedforward<br>Capacitor 1                 | Not<br>installed   | 10%       |         |                    |                         |
| CFF2      | 0603       | Feedforward<br>Capacitor 2                 | Not<br>installed   | 10%       |         |                    |                         |
| RFF1      | 0805       | Feedforward Resistor 1                     | Not<br>installed   | 1%        |         |                    |                         |
| RFF2      | 0805       | Feedforward Resistor 2                     | Not<br>installed   | 1%        |         |                    |                         |

 $<sup>^{\</sup>rm 1}$  Blank cells in this table left blank intentionally because they are user selectable.

Table 3. Evaluation Board Components—ADP5071 Version<sup>1</sup>

| Component | Package    | Description                                   | Value              | Tolerance | Voltage | Part Number        | Manufacturer           |
|-----------|------------|-----------------------------------------------|--------------------|-----------|---------|--------------------|------------------------|
| U1        | TSSOP      | ADP5071 TSSOP                                 | ADP5071            |           |         | ADP5071RE          | Analog Devices         |
| COUT1     | 1210       | V <sub>OUT1</sub> capacitor                   | 10 μF              | 10%       | 50 V    | GRM32ER71H106KA12L | Murata                 |
| COUT2     | 1210       | V <sub>OUT2</sub> capacitor                   | 10 μF              | 10%       | 50 V    | GRM32ER71H106KA12L | Murata                 |
| L1        | XAL40xx    | V <sub>OUT1</sub> inductor                    | 4.7 μH             | 20%       |         | XAL4030-472ME      | Coilcraft              |
| L2        | XAL40xx    | V <sub>OUT2</sub> inductor                    | 6.8 µH             | 20%       |         | XAL4030-682ME      | Coilcraft              |
| D1        | PowerDi123 | V <sub>оит1</sub> diode                       | Schottky           |           | 40 V    | DFLS240            | Diodes<br>Incorporated |
| D2        | PowerDi123 | V <sub>OUT2</sub> diode                       | Schottky           |           | 40 V    | DFLS240            | Diodes<br>Incorporated |
| CC1       | 0603       | Compensation 1 capacitor                      | 47 nF              | 10%       | 10 V    |                    |                        |
| CC2       | 0603       | Compensation 2 capacitor                      | 47 nF              | 10%       | 10 V    |                    |                        |
| RC1       | 0603       | Compensation 1 zero resistor                  | 5.6 kΩ             | 1%        |         |                    |                        |
| RC2       | 0603       | Compensation 2 zero resistor                  | 6.8 kΩ             | 1%        |         |                    |                        |
| RFT1      | 0805       | V <sub>оит1</sub> top feedback<br>resistor    | 2.43 ΜΩ            | 1%        |         |                    |                        |
| RFB1      | 0805       | V <sub>оит1</sub> bottom<br>feedback resistor | 137 kΩ             | 1%        |         |                    |                        |
| RFT2      | 0805       | V <sub>оит2</sub> top feedback<br>resistor    | 2.32 ΜΩ            | 1%        |         |                    |                        |
| RFB2      | 0805       | V <sub>оит2</sub> bottom<br>feedback resistor | 118 kΩ             | 1%        |         |                    |                        |
| CIN1      | 1206       | C <sub>IN</sub> capacitor                     | 10 μF              | 10%       | 25 V    | TMK316B7106KL-TD   | Taiyo Yuden            |
| CVREG     | 0603       | V <sub>REG</sub> capacitor                    | 1 μF               | 10%       | 10 V    |                    |                        |
| CVREF     | 0603       | V <sub>REF</sub> capacitor                    | 1 μF               | 10%       | 10 V    |                    |                        |
| JP5       |            | Solder jumper<br>Compensation 1               | Bridge dot<br>side |           |         |                    |                        |
| JP6       |            | Solder jumper<br>Compensation 2               | Bridge dot<br>side |           |         |                    |                        |
| COUT1B    | 1210       | V <sub>ОUТ1</sub> capacitor                   | Not<br>installed   | 10%       |         |                    |                        |
| COUT2B    | 1210       | V <sub>OUT2</sub> capacitor                   | Not<br>installed   | 10%       |         |                    |                        |
| CHF3      | 0603       | Compensation 1 high frequency capacitor       | Not<br>installed   | 10%       |         |                    |                        |
| CHF4      | 0603       | Compensation 2 high frequency capacitor       | Not<br>installed   | 10%       |         |                    |                        |
| CFF1      | 0603       | Feedforward<br>Capacitor 1                    | Not<br>installed   | 10%       |         |                    |                        |
| CFF2      | 0603       | Feedforward<br>Capacitor 2                    | Not<br>installed   | 10%       |         |                    |                        |
| RFF1      | 0805       | Feedforward Resistor 1                        | Not<br>installed   | 1%        |         |                    |                        |
| RFF2      | 0805       | Feedforward Resistor 2                        | Not<br>installed   | 1%        |         |                    |                        |

 $<sup>^{\</sup>rm 1}$  Blank cells in this table left blank intentionally because they are user selectable.

Table 4. Evaluation Board Components—LDO Regulators and Miscellaneous Components <sup>1</sup>

| Component                         | Package | Description                            | Value         | Tolerance | Voltage | Part Number   | Manufacturer           |
|-----------------------------------|---------|----------------------------------------|---------------|-----------|---------|---------------|------------------------|
| U3                                | SOIC    | ADP7142 positive LDO                   | ADP7142       |           |         | ADP7142       | Analog                 |
|                                   |         |                                        |               |           |         |               | Devices                |
| CIN3                              | 0805    | Positive LDO input capacitor           | 2.2 μF        | 10%       | 25 V    |               |                        |
| COUT3                             | 0805    | Positive LDO output capacitor          | 2.2 μF        | 10%       | 25 V    |               |                        |
| RFT3                              | 0603    | Positive LDO top<br>feedback resistor  | 90.9 kΩ       | 1%        |         |               |                        |
| RFB3                              | 0603    | Positive LDO bottom feedback resistor  | 10 kΩ         | 1%        |         |               |                        |
| CNR3                              | 0603    | Positive LDO noise reduction capacitor | 100 nF        | 10%       | 25 V    |               |                        |
| RNR3                              | 0603    | Positive LDO noise reduction resistor  | 1 kΩ          | 1%        |         |               |                        |
| CSS3                              | 0805    | Positive LDO soft start capacitor      | 1 nF          | 10%       | 25 V    | Any           | Any                    |
| J_LP_EN                           | 0603    | Enable jumper                          | 0Ωlink        |           |         |               |                        |
| U2                                | TSSOT-5 | ADP7182 negative LDO                   | ADP7182       |           |         | ADP7182       | Analog<br>Devices      |
| CIN4                              | 0805    | Negative LDO input capacitor           | 2.2 μF        | 10%       | 25 V    |               |                        |
| COUT4                             | 0805    | Negative LDO output capacitor          | 2.2 μF        | 10%       | 25 V    |               |                        |
| RFT4                              | 0603    | Negative LDO top<br>feedback resistor  | 5.9 kΩ        | 1%        |         | Any           | Any                    |
| RFB4                              | 0603    | Negative LDO bottom feedback resistor  | 52.3 kΩ       | 1%        |         | Any           | Any                    |
| CNR4                              | 0603    | Negative LDO noise reduction capacitor | 100 nF        | 10%       | 25 V    | Any           | Any                    |
| RNR4                              | 0603    | Negative LDO noise reduction resistor  | 619 Ω         | 1%        |         | Any           | Any                    |
| J_LN_EN                           | 0603    | Enable jumper                          | 0Ω link       |           |         |               |                        |
| RSS                               | 0603    | Soft start resistor                    | 49.9 kΩ       | 1%        |         | Any           | Any                    |
| CR1                               | SOD123  | Enable Zener diode                     | MMSZ5233B-7-F |           | 6 V     | MMSZ5233B-7-F | Diodes<br>Incorporated |
| R1                                | 0603    | Enable divider resistor                | 14.3 kΩ       | 1%        |         | Any           | Any                    |
| R2                                | 0603    | Enable divider resistor                | 11 kΩ         | 1%        |         | Any           | Any                    |
| SYNC/FREQ, SEQ,<br>SLEW, EN1, EN2 | 2.54 mm | Option headers                         | 3-pin header  |           |         | Any           | Any                    |
| LP_VIN, LN_VIN, SS                | 2.54 mm | Option headers                         | 2-pin header  |           |         | Any           | Any                    |

 $<sup>^{\</sup>rm 1}$  Blank cells in this table left blank intentionally because they are user selectable.

## **NOTES**



#### **ESD Caution**

**ESD** (**electrostatic discharge**) **sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### **Legal Terms and Conditions**

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer, all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS. DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL, ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2015–2018 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG13281-0-4/18(A)



www.analog.com